# N-Channel Power MOSFET 800 V, 4.5 $\Omega$ #### **Features** - ESD Diode-Protected Gate - 100% Avalanche Tested - 100% Rg Tested - These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant #### ABSOLUTE MAXIMUM RATINGS (T<sub>C</sub> = 25°C unless otherwise noted) | Rating | Symbol | Value | Unit | |------------------------------------------------------------------------------|-----------------------------------|------------|------| | Drain-to-Source Voltage | $V_{DSS}$ | 800 | V | | Continuous Drain Current $R_{\theta JC}$ | I <sub>D</sub> | 2.9 | Α | | Continuous Drain Current R <sub>0</sub> JC, T <sub>A</sub> = 100°C | I <sub>D</sub> | 1.9 | Α | | Pulsed Drain Current, V <sub>GS</sub> @ 10 V | I <sub>DM</sub> | 12 | Α | | Power Dissipation $R_{\theta JC}$ | $P_{D}$ | 96 | W | | Gate-to-Source Voltage | V <sub>GS</sub> | ±30 | V | | Single Pulse Avalanche Energy, $I_D = 2.5 A$ | E <sub>AS</sub> | 100 | mJ | | ESD (HBM) (JESD22-A114) | V <sub>esd</sub> | 2300 | ٧ | | RMS Isolation Voltage (t = 0.3 sec., R.H. $\leq$ 30%, T <sub>A</sub> = 25°C) | V <sub>ISO</sub> | 4500 | V | | Peak Diode Recovery (Note 1) | dv/dt | 4.5 | V/ns | | Continuous Source Current (Body Diode) | I <sub>S</sub> | 3.3 | Α | | Maximum Temperature for Soldering Leads | TL | 260 | °C | | Operating Junction and<br>Storage Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -55 to 150 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 1. $I_S = 3.3$ A, $di/dt \le 100$ A/ $\mu$ s, $V_{DD} \le BV_{DSS}$ , $T_J = +150^{\circ}C$ #### ON Semiconductor® http://onsemi.com | V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> MAX | |----------------------|-------------------------| | 800 V | 4.5 Ω @ 10 V | #### **N-Channel** NDD03N80Z-1G IPAK CASE 369D 1 NDD03N80ZT4G DPAK CASE 369AA ### MARKING AND ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet. #### THERMAL RESISTANCE | Parameter | | | Value | Unit | |----------------------------------|--------------------------------------------|----------------|----------|------| | Junction-to-Case (Drain) | NDD03N80Z | $R_{ heta JC}$ | 1.3 | °C/W | | Junction-to-Ambient Steady State | (Note 3) NDD03N80Z<br>(Note 2) NDD03N80Z-1 | $R_{ heta JA}$ | 33<br>96 | | - 2. Insertion mounted - 3. Surface mounted on FR4 board using 1" sq. pad size (Cu area = 1.127" sq [2 oz] including traces). #### **ELECTRICAL CHARACTERISTICS** (T<sub>.1</sub> = 25°C unless otherwise noted) | Characteristic | Symbol | Test Conditions | 3 | Min | Тур | Max | Unit | |--------------------------------------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------------|-----|-----|-----|-------| | OFF CHARACTERISTICS | | | | | | | - | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 1 mA | | 800 | | | V | | Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> | Reference to 25°C, I <sub>D</sub> = 1 mA | | | 870 | | mV/°C | | Drain-to-Source Leakage Current | I <sub>DSS</sub> | V <sub>DS</sub> = 800 V, V <sub>GS</sub> = 0 V | T <sub>J</sub> = 25°C | | | 1.0 | μА | | | | | T <sub>J</sub> = 125°C | | | 50 | | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | V <sub>GS</sub> = ±20 V | • | | | ±10 | μΑ | | ON CHARACTERISTICS (Note 4) | | | | | | | | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{DS} = V_{GS}, I_{D} = 50$ | μΑ | 3.0 | 4.1 | 4.5 | V | | Negative Threshold Temperature Coefficient | V <sub>GS(TH)</sub> /T <sub>J</sub> | Reference to 25°C, I <sub>D</sub> = | = 50 μΑ | | 11 | | mV/°C | | Static Drain-to-Source On Resistance | R <sub>DS(ON)</sub> | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 1. | 2 A | | 3.7 | 4.5 | Ω | | Forward Transconductance | 9FS | V <sub>DS</sub> = 15 V, I <sub>D</sub> = 1. | 2 A | | 2.1 | | S | | DYNAMIC CHARACTERISTICS | | | | | | | | | Input Capacitance (Note 5) | C <sub>iss</sub> | V <sub>DS</sub> = 25 V, V <sub>GS</sub> = 0 V, f = 1 MHz | | | 440 | | pF | | Output Capacitance (Note 5) | C <sub>oss</sub> | | | | 52 | | 7 | | Reverse Transfer Capacitance (Note 5) | C <sub>rss</sub> | | | | 9.0 | | | | Total Gate Charge (Note 5) | $Q_{g}$ | V <sub>DS</sub> = 400 V, I <sub>D</sub> = 3.3 A, V <sub>GS</sub> = 10 V | | | 17 | | nC | | Gate-to-Source Charge (Note 5) | $Q_{gs}$ | | | | 3.5 | | | | Gate-to-Drain ("Miller") Charge (Note 5) | $Q_{gd}$ | | | | 9.1 | | | | Plateau Voltage | $V_{GP}$ | | | | 6.5 | | V | | Gate Resistance | $R_{g}$ | | | | 5.5 | | Ω | | RESISTIVE SWITCHING CHARACTER | ISTICS (Note 6) | ) | | | | | | | Turn-on Delay Time | t <sub>d(on)</sub> | | | | 9.0 | | ns | | Rise Time | t <sub>r</sub> | $V_{DD} = 400 \text{ V}, I_D = 3.$ | 3 A, | | 7.0 | | | | Turn-off Delay Time | t <sub>d(off)</sub> | $V_{DD}$ = 400 V, $I_{D}$ = 3.3 A, $V_{GS}$ = 10 V, $R_{G}$ = 0 $\Omega$ | | | 17 | | | | Fall Time | t <sub>f</sub> | | | | 9.0 | | | | SOURCE-DRAIN DIODE CHARACTER | RISTICS | | | | | | | | Diode Forward Voltage | $V_{SD}$ | 1 004 1/ 01/ | T <sub>J</sub> = 25°C | | 0.9 | 1.6 | V | | | | $I_S = 3.0 \text{ A}, V_{GS} = 0 \text{ V}$ $T_J = 100^{\circ}\text{C}$ | | | 0.8 | | | | Reverse Recovery Time | t <sub>rr</sub> | | | | 360 | | ns | | Charge Time | t <sub>a</sub> | $V_{GS} = 0 \text{ V, } V_{DD} = 30 \text{ V}$<br>$I_{S} = 3.3 \text{ A, } d_i/d_t = 100 \text{ A/}\mu\text{s}$ | | | 81 | | | | Discharge Time | t <sub>b</sub> | | | | 280 | | | | Reverse Recovery Charge | $Q_{rr}$ | | | | 1.3 | | μC | - 4. Pulse Width $\leq$ 380 $\mu$ s, Duty Cycle $\leq$ 2%. - Guaranteed by design. Switching characteristics are independent of operating junction temperatures. #### **TYPICAL CHARACTERISTICS** Figure 3. On-Region versus Gate-to-Source Voltage Figure 4. On-Resistance versus Drain **Current and Gate Voltage** Figure 5. On-Resistance Variation with **Temperature** Figure 6. BV<sub>DSS</sub> Variation with Temperature #### **TYPICAL CHARACTERISTICS** Figure 7. Drain-to-Source Leakage Current versus Voltage Figure 8. Capacitance Variation Figure 9. Gate-to-Source Voltage and Drain-to-Source Voltage versus Total Charge Figure 10. Resistive Switching Time Variation versus Gate Resistance Figure 11. Diode Forward Voltage versus Current #### **TYPICAL CHARACTERISTICS** Figure 12. Maximum Rated Forward Biased Safe Operating Area Figure 13. Thermal Impedance (Junction-to-Case) **Table 1. ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |--------------|---------------------------------|-----------------------| | NDD03N80Z-1G | IPAK<br>(Pb-Free, Halogen-Free) | 75 Units / Rail | | NDD03N80ZT4G | DPAK<br>(Pb-Free, Halogen-Free) | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### **MARKING DIAGRAMS** A = Location Code Y = Year WW = Work Week G, H = Pb-Free, Halogen-Free Package ## **MECHANICAL CASE OUTLINE** **DATE 15 DEC 2010** STYLE 2: PIN 1. GATE 3 STYLE 6: PIN 1. MT1 2. MT2 3. GATE 2. DRAIN 4. DRAIN MT2 SOURCE STYLE 3: PIN 1. ANODE 2. CATHODE 4. CATHODE 3 ANODE STYLE 7: PIN 1. GATE 2. COLLECTOR 3. EMITTER COLLECTOR STYLE 1: PIN 1. BASE 3 STYLE 5: PIN 1. GATE 2. ANODE 3. CATHODE ANODE 2. COLLECTOR **EMITTER** COLLECTOR #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI V14 5M 1992 - ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. | | INCHES | | MILLIN | IETERS | |-----|-----------|-------|--------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.235 | 0.245 | 5.97 | 6.35 | | В | 0.250 | 0.265 | 6.35 | 6.73 | | С | 0.086 | 0.094 | 2.19 | 2.38 | | D | 0.027 | 0.035 | 0.69 | 0.88 | | E | 0.018 | 0.023 | 0.46 | 0.58 | | F | 0.037 | 0.045 | 0.94 | 1.14 | | G | 0.090 BSC | | 2.29 | BSC | | Н | 0.034 | 0.040 | 0.87 | 1.01 | | J | 0.018 | 0.023 | 0.46 | 0.58 | | K | 0.350 | 0.380 | 8.89 | 9.65 | | R | 0.180 | 0.215 | 4.45 | 5.45 | | S | 0.025 | 0.040 | 0.63 | 1.01 | | ٧ | 0.035 | 0.050 | 0.89 | 1.27 | | Z | 0.155 | | 3 93 | | #### MARKING DIAGRAMS STYLE 4: PIN 1. CATHODE 2. ANODE 3. GATE 4. ANODE Discrete XXXXX ALYWW XXXXXXXX X xxxxxxxxx = Device Code A = Assembly Location IL = Wafer Lot Y = Year WW = Work Week | DOCUMENT NUMBER: | 98AON10528D Electronic versions are uncontrolled except when accessed directly from the Document Reposit Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------| | DESCRIPTION: | IPAK (DPAK INSERTION MOUNT) | | PAGE 1 OF 1 | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. **DATE 03 JUN 2010** **DETAIL A** ROTATED 90° CW #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - 2. CONTROLLING DIMENSION: INCHES. 3. THERMAL PAD CONTOUR OPTIONAL WITHIN DI-MENSIONS b3, L3 and Z. 4. DIMENSIONS D AND E DO NOT INCLUDE MOLD - FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE - DIMENSIONS D AND E ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY. - 6. DATUMS A AND B ARE DETERMINED AT DATUM PLANE H. | | INCHES | | MILLIN | IETERS | |-----|-----------|-------|----------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.086 | 0.094 | 2.18 | 2.38 | | A1 | 0.000 | 0.005 | 0.00 | 0.13 | | b | 0.025 | 0.035 | 0.63 | 0.89 | | b2 | 0.030 | 0.045 | 0.76 | 1.14 | | b3 | 0.180 | 0.215 | 4.57 | 5.46 | | С | 0.018 | 0.024 | 0.46 | 0.61 | | c2 | 0.018 | 0.024 | 0.46 | 0.61 | | D | 0.235 | 0.245 | 5.97 | 6.22 | | Е | 0.250 | 0.265 | 6.35 | 6.73 | | е | 0.090 BSC | | 2.29 BSC | | | Н | 0.370 | 0.410 | 9.40 | 10.41 | | L | 0.055 | 0.070 | 1.40 | 1.78 | | L1 | 0.108 REF | | 2.74 | REF | | L2 | 0.020 BSC | | 0.51 | BSC | | L3 | 0.035 | 0.050 | 0.89 | 1.27 | | L4 | | 0.040 | | 1.01 | | Z | 0.155 | | 3.93 | | #### STYLE 4: PIN 1. CATHODE 2. ANODE 3. GATE STYLE 1: PIN 1. BASE STYLE 2: PIN 1. GATE STYLE 3: PIN 1. ANODE 2. COLLECTOR 3. EMITTER 2. CATHODE 3. ANODE 2. DRAIN 3. SOURCE 4. COLLECTOR 4. DRAIN CATHODE STYLE 5: STYLE 6: STYLE 7: PIN 1. GATE 2. ANODE 3. CATHODE PIN 1. GATE 2. COLLECTOR PIN 1. MT1 2. MT2 3. GATE 3. EMITTER 4. ANODE COLLECTOR #### **GENERIC** MARKING DIAGRAM\* XXXXXX = Device Code Α = Assembly Location L = Wafer Lot ٧ = Year = Work Week WW = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. | DOCUMENT NUMBER: | 98AON13126D | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | DPAK (SINGLE GAUGE) | | PAGE 1 OF 1 | ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales