# onsemi

# FlexRay<sup>®</sup> Transceiver, Clamp 15

# NCV7383

NCV7383 is a single-channel FlexRay bus driver compliant with the FlexRay Electrical Physical Layer Specification Rev. 3.0.1, capable of communicating at speeds of up to 10 Mbit/s. It provides differential transmit and receive capability between a wired FlexRay communication medium on one side and a protocol controller and a host on the other side.

NCV7383 mode control functionality is optimized for nodes without the need of extended power management provided by transceivers with permanent connection to the car battery as is on NCV7381. NCV7383 is primarily intended for nodes switched off by ignition.

It offers excellent Electromagnetic compatibility (EMC) and Electrostatic discharge (ESD) performance.

#### **KEY FEATURES**

#### General

- Compliant with FlexRay Electrical Physical Layer Specification Rev 3.0.1
- FlexRay Transmitter and Receiver in Normal–Power Modes for Communication up to 10 Mbit/s
- Support of 60 ns Bit Time
- FlexRay Low-Power Mode Receiver for Remote Wakeup Detection
- Excellent Electromagnetic Susceptibility (EMS) Level Over Full Frequency Range. Very Low Electromagnetic Emissions (EME)
- Bus Pins Protected Against >10 kV System ESD Pulses
- Safe Behavior Under Missing Supply or No Supply Conditions
- Interface Pins for a Protocol Controller and a Host (TxD, RxD, TxEN, STBN, BGE, ERRN, CSN, SCK, SDO)
- Supply Pins V<sub>CC</sub>, V<sub>IO</sub> with Independent Voltage Ramp Up:
   V<sub>CC</sub> Supply Parametrical Range from 4.75 V to 5.25 V
  - V<sub>IO</sub> Supply Parametrical Range from 2.3 V to 5.25 V
- TxEN Timeout and BGE Feedback
- Two Error Indication Modes
  - Track mode Error Signaling on ERRN Pin
  - Latched mode Status Register accessible via SPI
- Compatible with 14 V and 28 V Systems
- Operating Ambient Temperature -40°C to +125°C (T<sub>AMB Class1</sub>)
- Junction Temperature Monitoring
- TSSOP-14 Package
- These are Pb-Free Devices

#### FlexRay Functional Classes

- Bus Driver Bus Guardian Interface
- Bus Driver Logic Level Adaptation
- Bus Driver Remote Wakeup









#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 20 of this data sheet.

#### Quality

• NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP Capable.

#### **BLOCK DIAGRAM**





| Table 1. PIN DESCRIPTIO |
|-------------------------|
|-------------------------|

| Pin<br>Number | Pin<br>Name     | Pin Type                         | Pin Function                                              |  |
|---------------|-----------------|----------------------------------|-----------------------------------------------------------|--|
| 1             | V <sub>IO</sub> | supply                           | Supply voltage for digital pins level adaptation          |  |
| 2             | TxD             | digital input, internal PD       | Data to be transmitted                                    |  |
| 3             | TxEN            | digital input, internal PU       | Transmitter enable input; when High, transmitter disabled |  |
| 4             | RxD             | digital output                   | Receive data output                                       |  |
| 5             | BGE             | digital input, internal PD       | Bus guardian enable input; when Low, transmitter disabled |  |
| 6             | STBN            | digital input, internal PD       | Mode control input                                        |  |
| 7             | SCK             | digital input, internal PU       | SPI clock input                                           |  |
| 8             | SDO             | digital output                   | SPI data output                                           |  |
| 9             | CSN             | digital input, internal PU or PD | Chip select input, active Low                             |  |
| 10            | ERRN            | digital output                   | Bus Driver error condition indication                     |  |
| 11            | GND             | ground                           | Ground connection                                         |  |
| 12            | BM              | high-voltage analog input/output | Bus line minus                                            |  |
| 13            | BP              | high-voltage analog input/output | Bus line plus                                             |  |
| 14            | V <sub>CC</sub> | supply                           | Bus driver core supply voltage; 5V nominal                |  |

Notes: PU means Pull-up PD means Pull-down

# **APPLICATION INFORMATION**



#### Figure 2. Application Diagram

| Component         | Function                                                     | Min | Тур  | Max | Unit | Note     |
|-------------------|--------------------------------------------------------------|-----|------|-----|------|----------|
| C <sub>VCC</sub>  | Decoupling capacitor on $V_{CC}$ supply line, ceramic        |     | 100  |     | nF   |          |
| C <sub>VIO</sub>  | Decoupling capacitor on V <sub>IO</sub> supply line, ceramic |     | 100  |     | nF   |          |
| R <sub>BUS1</sub> | Bus termination resistor                                     |     | 47.5 |     | Ω    | (Note 1) |
| R <sub>BUS2</sub> | Bus termination resistor                                     |     | 47.5 |     | Ω    | (Note 1) |
| C <sub>BUS</sub>  | Common-mode stabilizing capacitor, ceramic                   |     | 4.7  |     | nF   | (Note 2) |
| CMC               | Common-mode choke                                            |     | 100  |     | μH   |          |

1. Tolerance  $\pm 1\%$  , type 0805. The value  $R_{BUS1}+R_{BUS2}$  should match the nominal cable impedance. 2. Tolerance  $\pm 20\%$  , type 0805

#### FUNCTIONAL DESCRIPTION

#### **Operating Modes**

NCV7383 can switch between two operating modes depicted in Figure 3. In Normal mode, the chip interconnects a FlexRay communication controller with the bus medium for full-speed communication. This mode is also referred to as normal-power mode.

In Standby mode, the communication is suspended and the power consumption is substantially reduced. A wakeup on the bus can be detected and signaled to the host. The Standby mode is referred to as low–power mode. The operating mode selected is a function of the host signal STBN, the state of the supply voltages and the wakeup detection. As long as both supplies ( $V_{CC}$  and  $V_{IO}$ ) remain above their respective under-voltage detection levels, the logical control by STBN pin shown in Figure 3 applies. Influence of the power-supplies and of the wakeup detection on the operating modes is described in subsequent paragraphs.







Figure 4. Timing Diagram of Operating Modes Control by the STBN Pin

#### Power Supplies and Power Supply Monitoring

NCV7383 is supplied by two pins.  $V_{CC}$  is the main 5 V supply powering NCV7383 and the FlexRay bus driver core.  $V_{IO}$  supply serves to adapt the logical levels of NCV7383 to the host and/or the FlexRay communication controller

digital signal levels. Both supplies should be properly decoupled by filtering capacitors – see Figure 2 and Table 2.

 $V_{IO}$  supply voltage can be applied prior to  $V_{CC}$  during Power–up event, however the NCV7383 is not considered

supplied until V<sub>CC</sub> supply voltage is above  $uV_{CC_PORH}$ threshold (V<sub>CC</sub> >  $uV_{CC_PORH}$ ) – See Table 3.

Both supplies are monitored by under-voltage detectors with individual thresholds and filtering times both for under-voltage detection and recovery – see Table 15.

#### **Junction Temperature Monitoring**

In order to protect the NCV7383 from being damaged in case of thermal event, a junction temperature monitoring is implemented. High ambient temperature together with the device high power dissipation can lead to junction temperature reaching a critical temperature. Under certain failure conditions (e.g. bus pin shorted to the supply voltage during the transmitter active state), the device power dissipation can be rapidly increased even though the absolute short current is limited. If the junction temperature is higher than  $T_{JSD}$  (typically 165°C) in Normal mode, Thermal Shutdown flag is set and the transmitter is disabled.

#### Table 3. INTERNAL FLAGS

This will reduce the power dissipation and decrease the junction temperature.

The transmitter is enabled as soon as the Thermal Shutdown flag is cleared. This requires the junction temperature falling below the Thermal Shutdown level and TxEN pin being set to High in Normal mode.

#### Logic Level Adaptation

Level shift input  $V_{IO}$  is used to apply a reference voltage  $uV_{DIG} = uV_{IO}$  to all digital inputs and outputs in order to adapt the logical levels of NCV7383 to the host and/or the FlexRay communication controller digital signal levels.

#### Internal Flags

The NCV7383 control logic uses a number of internal flags (i.e. one-bit memories) reflecting important conditions or events. Table 3 summarizes the individual flags and the conditions that lead to a set or reset of the flags.

| Flag                                  | Set Condition                                                                                                                                                | Reset Condition                                                                                                                                        | Comment                                                                        |
|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| Remote<br>Wakeup                      | V <sub>CC</sub> Under–voltage flag is not set<br>and<br>Remote Wakeup is detected in Standby<br>mode                                                         | Normal mode is entered                                                                                                                                 | RxD and ERRN are set<br>Low if Remote Wakeup<br>flag is set and STBN is<br>Low |
| Mode                                  | Normal mode is entered                                                                                                                                       | Normal mode is left                                                                                                                                    |                                                                                |
| Transmitter<br>Ready                  | All of the following terms are valid:<br>The bus driver is in Normal mode<br>TxEN Timeout flag is not set<br>BGE is High<br>Thermal Shutdown flag is not set | Any of the following terms is valid:<br>The bus driver is not in Normal mode<br>TxEN Timeout flag is set<br>BGE is Low<br>Thermal Shutdown flag is set |                                                                                |
| Power-on                              | $V_{CC}$ power supply level becomes sufficient for the operation of the control logic                                                                        | Normal mode is entered                                                                                                                                 |                                                                                |
| Bus Error                             | Transmitter is enabled<br>and<br>Data on bus are different from TxD signal<br>(sampled after each TXD edge)                                                  | (Transmitter is enabled<br>and<br>Data on bus are identical to TxD signal)<br>or<br>TxEN is set High or Normal mode is left                            | The bus error flag has no<br>influence on the bus driver<br>function           |
| Thermal<br>Shutdown                   | Junction temperature is higher than <i>Tjsd</i> (typ. 165°C) in a Normal mode                                                                                | Junction temperature is below <i>Tjsd</i> in<br>a Normal mode and TxEN is High<br>or<br>Normal mode is left                                            | The transmitter is disabled<br>as long as the thermal<br>shutdown flag is set  |
| TxEN Time-<br>out                     | TxEN is Low for longer than dBDTxAct-<br>iveMax (typ. 1.5 ms) in a Normal mode                                                                               | TxEN is High<br>or<br>Normal mode is left                                                                                                              | The transmitter is disabled as long as the timeout flag is set                 |
| V <sub>CC</sub><br>Under-volt-<br>age | $V_{CC}$ is below the under–voltage threshold for longer than $dBDUVV_{CC}$                                                                                  | $V_{CC}$ is above the under-voltage threshold for longer than $\text{dBDRV}_{CC}$                                                                      | Standby mode is forced as long as the $V_{CC}$ UV flag is set                  |
| V <sub>IO</sub><br>Under-volt-<br>age | $V_{IO}$ is below the under–voltage threshold for longer than $\text{dUV}_{IO}$                                                                              | V <sub>IO</sub> is above the under-voltage thresh-<br>old<br>for longer than dBDRV <sub>IO</sub><br>or<br>Remote Wakeup flag becomes set               | Standby mode is forced<br>as long as the V <sub>IO</sub> UV flag<br>is set     |

#### Table 3. INTERNAL FLAGS

| Flag      | Set Condition                                                                                                                                                                  | Reset Condition                                                                                                                                                                                                                 | Comment                                                            |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| SPI Error | SPI error is detected:<br>Number of SCK falling edges<br>while CSN is Low is different from 16<br>or<br>SCK is not Low at CSN falling or rising<br>edge                        | CSN falling edge is detected<br>or<br>Track mode is entered                                                                                                                                                                     | The status bits update is<br>discarded if SPI Error is<br>detected |
| Error     | Any of the following flags is set:<br>• Bus error<br>• Thermal Shutdown<br>• TxEN Timeout<br>• V <sub>CC</sub> Under-voltage<br>• V <sub>IO</sub> Under-voltage<br>• SPI Error | All of the following Flags (Track mode)<br>or Status bits (Latched mode) are reset:<br>• Bus error<br>• Thermal Shutdown<br>• TxEN Timeout<br>• V <sub>CC</sub> Under-voltage<br>• V <sub>IO</sub> Under-voltage<br>• SPI Error | ERRN is set Low if Error<br>flag is set and STBN is<br>High        |

#### Internal Error Flag

There are two Error Signaling modes:

- Track mode the common Error flag is reset when all of the Error related flags are reset Error flag is directly visible on ERRN pin if STBN pin is High. Minimum ERRN pin indication time is *dBDERRN*<sub>STABLE</sub>.
- Latched mode the common Error flag is reset when all of the related Status Bits are reset (requires successful status Register read-out while all these flags are reset). The common Error flag is visible on ERRN

pin if STBN pin is High and the particular flags are accessible via SPI interface.

After Power-up the Error signaling is switched to the Latched mode by default (internal Pull-Up on CSN pin).

When  $V_{IO}$  is not in under-voltage Error indication Track mode can be selected by host request (setting CSN pin Low for longer than *dERRNModeChange* while SCK is set High – see Figure 5), or simply by leaving CSN pin permanently connected to GND and SCK pin permanently connected to  $V_{IO}$ . As soon as Error Indication Track mode is selected, CSN pin internal Pull–Up is switched to Pull–Down providing the CSN pin input current is reduced.



Figure 5. Timing Diagram of Error Indication Mode Control.

#### **ERRN Pin signaling**

Provided  $V_{IO}$  supply is present together with  $V_{CC}$ , the digital output ERRN indicates the state of the internal "Error" flag when the Normal mode is commanded by STBN and the state of the internal "Wake" flag when the Standby mode is commanded by STBN.

The polarity of the indication is reversed – ERRN pin is pulled Low when the "Error" flag or "Wake" flag (depends on STBN pin state) is set. The signaling on pin ERRN is functional in both operating modes.

| Table 4. | SIGNALING | ON E | RRN PIN |
|----------|-----------|------|---------|
|          | OIGHALING |      |         |

| STBN | Description                     | Error Flag | Wake Flag | ERRN |
|------|---------------------------------|------------|-----------|------|
| High | Detected error eigneling        | not set    | х         | High |
|      | Detected error signaling        | set        | х         | Low  |
| Low  | Detected Wakeup event signaling | х          | not set   | High |
|      |                                 | х          | set       | Low  |

#### Failure Conditions Handling

Safe behavior of the NCV7383 is guaranteed in order not to disturb the rest of the FlexRay network in case the NCV7383 is under following fault conditions:

- Undervoltage on V<sub>IO</sub> and/or V<sub>CC</sub> Standby mode is entered and transmitter is disabled
- BP or BM is shorted to GND or to Supply voltage The absolute bus pins output current is limited
- BP and BM are shorted together The absolute bus pins output current is limited
- GND pin is unconnected while all digital inputs are High – Absolute BP and BM leakage current and input current of the digital input pins are limited.
- TxEN is Low for longer than *dBDTxActiveMax* (typ. 1.5 ms) when the NCV7383 is in a Normal mode –the transmitter is disabled
- Junction temperature exceeds the Thermal Shutdown Temperature (T<sub>JSD</sub>, typ. 165°C) when the NCV7383 is in a Normal mode – the transmitter is disabled

#### SPI Interface and Status Register

A full set of internal bits referred to as status register can be read through the Serial Peripheral Interface (SPI). The status register content is described in Table 5 while an example of the read–out waveform is shown in Figure 6.

As long as the CSN chip select is High, the SCK clock input is not relevant and the SDO output is kept in High–Impedance state. The signal on the SCK input is taken into account only when CSN chip select input is set to Low. The individual status bits are channeled to SDO pin at the rising edge on SCK pin. The NCV7383 SPI supports baud rates from 10 kbit/s to 2 Mbit/s. The status register consist of 16 main bits and 16 additional bits providing information about the analog and digital part version. The read–out always starts with bit S0.

One SPI frame consists of exactly sixteen bits transferred from the NCV7383 to the host through output pin SDO. The number of SCK falling edges is checked on every SPI frame. If the number is different from 16, the SPI frame is considered as incorrect, SPI frame error flag is set and the status register bits S4–S10 are not reset when the read–out is finished. As soon as the CSN is set to High and no violation was detected in the SPI frame, the read–out is considered as finished. At the same time, the status register bits S4 to S10 are reset provided the corresponding flags are reset – see Table 5.

Additionally, the total number of bits shifted to SDO during the read-out can be extended to 32, considering the SPI frame incorrect. This provides ability to obtain the additional status register bits identifying the production masks version. Such SPI frame sets the SPI frame error flag and the status register bits S4–S10 are not reset when the read-out is finished.

SPI interface is fully functional only if Latched Error Indication mode is selected and  $\rm V_{\rm IO}$  supply is not in undervoltage.

SPI interface is disabled in Power–Off mode ( $V_{CC} < uV_{CC_PORL}$ ) even if  $V_{IO}$  supply voltage is not in undervoltage.



Figure 6. Definition of SPI Timing Parameters

#### Table 5. STATUS REGISTER

| Bit Number | Status Bit Content                     | Note                                                                                     | Reset After Finished Read-out                       |  |
|------------|----------------------------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------|--|
| S0         | Remote wakeup flag                     |                                                                                          |                                                     |  |
| S1         | Mode flag                              | reflects directly the corresponding flag                                                 | no                                                  |  |
| S2         | Transmitter ready flag                 | 1                                                                                        |                                                     |  |
| S3         | BGE Feedback                           | Normal mode: BGE pin logical state<br>(Note 3)<br>Other modes: Low                       | _                                                   |  |
| S4         | Power-on status                        |                                                                                          |                                                     |  |
| S5         | Bus error status                       | 1                                                                                        |                                                     |  |
| S6         | Thermal shutdown status                | the status bit is set if the corresponding                                               | yes, if the corresponding flag is re-               |  |
| S7         | TxEN Timeout status                    | flag was set previously (the respective<br>High level of the flag is latched in its sta- | set and the SPI frame was correct<br>(no SPI error) |  |
| S8         | V <sub>CC</sub> Under-voltage status   | tus counter-part)                                                                        |                                                     |  |
| S9         | V <sub>IO</sub> Under-voltage status   | 1                                                                                        |                                                     |  |
| S10        | SPI Error status                       | 1                                                                                        |                                                     |  |
| S11        | not used; always Low                   | -                                                                                        | -                                                   |  |
| S12        | not used; always High                  | -                                                                                        | -                                                   |  |
| S13        | not used; always Low                   | -                                                                                        | -                                                   |  |
| S14        | not used; always High                  | -                                                                                        | -                                                   |  |
| S15        | Parity                                 | Exclusive-OR of Status bits S0-S14                                                       | -                                                   |  |
| S16-S23    | Version of the NCV7383 analog part     | Fixed values identifying the production masks version. Cannot be read out with-          |                                                     |  |
| S24-S31    | Version of the NCV7383 digital<br>part | out detection of an SPI Error                                                            | -                                                   |  |

3. The BGE pin state is latched during Status bit S2 read-out, at the SCK pin falling edge.

#### Mode Changes Caused by Internal Flags

Changes of some internal flags described in Table 3 can force an operating mode transition complementing or overruling the operating mode control by the digital input STBN which is shown in Figure 3:

- Setting the V<sub>IO</sub> or V<sub>CC</sub> under-voltage flag causes a transition to the Standby mode
- Reset of the Under-voltage flag (i.e. recovery from under-voltage) re-enables the control of the chip by digital input STBN.
- Setting of the Wake flag causes the reset of all under-voltage flags. The NCV7383 stays in the Standby mode.

#### FlexRay Bus Driver

NCV7383 contains a fully-featured FlexRay bus driver compliant with Electrical Physical Layer Specification

Rev. 3.0.1. The transmitter part translates logical signals on digital inputs TxEN, BGE and TxD into appropriate bus levels on pins BP and BM. A transmission cannot be started with Data\_1. In case the TxEN is set Low for longer than *dBDTxActiveMax* in Normal mode, the TxEN Timeout flag is set and the transmitter is disabled. The receiver part monitors bus pins BP and BM and signals the detected levels on digital output RxD. The different bus levels are defined in Figure 7. The function of the bus driver and the related digital pins in different operating modes is detailed in Tables 6 and 7.

- The transmitter can only be enabled if the activation of the transmitter is initiated in Normal mode.
- The Normal mode receiver function is enabled by entering the Normal mode.
- The Low power receiver function is enabled by entering the Standby mode.



Figure 7. FlexRay Bus Signals

#### Table 6. TRANSMITTER FUNCTION AND TRANSMITTER-RELATED PINS

| Operating Mode | BGE | TxEN | TxD | Transmitted Bus Signal |
|----------------|-----|------|-----|------------------------|
| Standby        | х   | х    | х   | Idle_LP                |
|                | 0   | х    | х   | Idle                   |
| Newsel         | 1   | 1    | х   | ldle                   |
| Normal         | 1   | 0    | 0   | Data_0                 |
|                | 1   | 0    | 1   | Data_1                 |

#### Table 7. RECEIVER FUNCTION AND RECEIVER-RELATED PINS

| Operating Mode | Signal on Bus | Wake flag | RxD  |
|----------------|---------------|-----------|------|
| Standby        | х             | not set   | High |
| Standby        | x             | set       | Low  |
|                | Idle          | х         | High |
| Normal         | Data_0        | х         | Low  |
|                | Data_1        | х         | High |

#### **Bus Guardian Interface**

The interface consists of the BGE digital input signal allowing a Bus Guardian unit to disable the transmitter.

#### **Bus Driver Remote Wakeup Detection**

During the Standby mode and under the presence of  $V_{CC}$  voltage, a low-power receiver constantly monitors the

activity on bus pins BP and BM. A valid remote wake–up is detected when either a wakeup pattern or a dedicated wakeup frame is received.

A wakeup pattern is composed of two Data\_0 symbols separated by Data\_1 or Idle symbols. The basic wakeup pattern composed of Data\_0 and Idle symbols is shown in Figure 8; the wakeup pattern composed of Data\_0 and Data\_1 symbols – referred to as "alternative wakeup pattern" – is depicted in Figure 9.

A remote wake–up is detected even if a transition from Normal mode to Standby mode takes place while a valid wakeup pattern is being received (if the wakeup pattern starts in Normal mode and ends in Standby mode).



Figure 8. Valid Remote Wakeup Pattern



Figure 9. Valid Alternative Remote Wakeup Pattern

A remote wakeup will be also detected if NCV7383 receives a full FlexRay frame at 10 Mbit/s with the following payload data: 0xFF, 0xFF, 0xFF, 0xFF, 0xOO, 0x00, 0

0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00, 0x00, 0x00, 0x00, 0x00,

0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF

The wakeup pattern, the alternative wakeup pattern and the wakeup frame lead to identical wakeup treatment and signaling.

# **ABSOLUTE MAXIMUM RATINGS**

# Table 8. ABSOLUTE MAXIMUM RATINGS

| Symbol                    | Parameter                                                                         |                      | Min  | Max                  | Unit |
|---------------------------|-----------------------------------------------------------------------------------|----------------------|------|----------------------|------|
| uV <sub>CC-MAX</sub>      | 5V Supply voltage                                                                 | -0.3                 | 5.5  | V                    |      |
| uV <sub>IO-MAX</sub>      | Supply voltage for VIO voltage level adaptation                                   |                      | -0.3 | 5.5                  | V    |
| uDigIn <sub>MAX</sub>     | DC voltage at digital inputs (STBN, TxD, TxEN,                                    | BGE, SCSN, SCLK)     | -0.3 | 5.5                  | V    |
| uDigOut <sub>MAX</sub>    | DC voltage at digital Outputs (RxD, ERRN, SDC                                     | ))                   | -0.3 | V <sub>IO</sub> +0.3 | V    |
| iDigOut <sub>IN-MAX</sub> | Digital output pins input current (V <sub>IO</sub> = 0 V)                         |                      | -10  | 10                   | mA   |
| uBM <sub>MAX</sub>        | DC voltage at pin BM                                                              |                      | -50  | 50                   | V    |
| uBP <sub>MAX</sub>        | DC voltage at pin BP                                                              | DC voltage at pin BP |      | 50                   | V    |
| T <sub>J_MAX</sub>        | Junction temperature                                                              |                      | -40  | 175                  | °C   |
| T <sub>STG</sub>          | Storage Temperature Range                                                         |                      | -55  | 150                  | °C   |
| uESD <sub>IEC</sub>       | System HBM on pins BP and BM<br>(as per IEC 61000-4-2; 150 pF/330 Ω)              |                      | -10  | +10                  | kV   |
| uESD <sub>EXT</sub>       | Component HBM on pins BP, BM<br>(as per EIA–JESD22–A114–B; 100 pF/1500 Ω)         |                      | -8   | +8                   | kV   |
| uESD <sub>INT</sub>       | Component HBM on all other pins (as per EIA–JESD22–A114–B; 100 pF/1500 $\Omega$ ) |                      | -4   | +4                   | kV   |
| uV <sub>TRAN</sub>        | Voltage transients, pins BP and BM<br>According to ISO7637-2, Class C (Note 4)    | test pulses 1        | -100 | -                    | V    |
|                           |                                                                                   | test pulses 2a       | -    | +75                  | V    |
|                           |                                                                                   | test pulses 3a       | -150 | -                    | V    |
|                           |                                                                                   | test pulses 3b       | -    | +100                 | V    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.
Test is carried out according to setup in *FlexRay Physical Layer EMC Measurement Specification, Version 3.0.* This specification is referring to ISO7637. Test for higher voltages is planned.

# **OPERATING RANGES**

#### Table 9. NCV7383: OPERATING RANGES

| Symbol               | Parameter                                                                     | Min  | Мах             | Unit |
|----------------------|-------------------------------------------------------------------------------|------|-----------------|------|
| uV <sub>CC-OP</sub>  | Supply voltage 5 V                                                            | 4.75 | 5.25            | V    |
| uV <sub>IO-OP</sub>  | Supply voltage for VIO voltage level adaptation                               | 2.3  | 5.25            | V    |
| uDigIO <sub>OP</sub> | DC voltage at digital pins (TxD, TxEN, RxD, BGE, STBN, ERRN, SCSN, SCLK, SDO) | 0    | V <sub>IO</sub> | V    |
| uBM <sub>OP</sub>    | DC voltage at pin BM                                                          | -50  | 50              | V    |
| uBP <sub>OP</sub>    | DC voltage at pin BP                                                          | -50  | 50              | V    |
| T <sub>AMB</sub>     | Ambient temperature (Note 5)                                                  | -40  | 125             | °C   |
| T <sub>J_OP</sub>    | Junction temperature                                                          | -40  | 150             | °C   |

5. The specified range corresponds to T<sub>AMB</sub> Class1

# **THERMAL CHARACTERISTICS**

# Table 10. PACKAGE THERMAL RESISTANCE

| Symbol            | Rating                                             | Value | Unit |
|-------------------|----------------------------------------------------|-------|------|
| $R_{\theta JA_1}$ | Thermal Resistance Junction-to-Air, JEDEC 1S0P PCB | 153   | K/W  |
| $R_{\theta JA_2}$ | Thermal Resistance Junction-to-Air, JEDEC 2S2P PCB | 104   | K/W  |

# **ELECTRICAL CHARACTERISTICS**

THE CHARACTERISTICS DEFINED IN THIS SECTION ARE GUARANTEED WITHIN THE OPERATING RANGES LISTED IN TABLE 9, UNLESS STATED OTHERWISE. POSITIVE CURRENTS FLOW INTO THE RESPECTIVE PIN.

#### **Table 11. CURRENT CONSUMPTION**

| Symbol                       | Parameter                                | Conditions                                                       | Min | Тур | Max | Unit |
|------------------------------|------------------------------------------|------------------------------------------------------------------|-----|-----|-----|------|
| iV <sub>CC-NORM-IDLE</sub>   | Current consumption from $V_{CC}$        | Normal mode – bus signals Idle                                   |     |     | 15  | mA   |
| iV <sub>CC-NORM-ACTIVE</sub> |                                          | Normal mode – bus signals Data_0/1<br>R <sub>BUS</sub> = No load |     |     | 37  | mA   |
|                              |                                          | Normal mode – bus signals Data_0/1 $R_{BUS}$ = 40–55 $\Omega$    |     |     | 72  | mA   |
| iV <sub>CC-LP</sub>          |                                          | Standby mode, $T_J \le 85^{\circ}C$ (Note 6)                     |     |     | 30  | μA   |
| iV <sub>IO-NORM</sub>        | Current consumption from V <sub>IO</sub> | Normal mode                                                      |     |     | 1   | mA   |
| iV <sub>IO-LP</sub>          |                                          | Standby mode, $T_J \le 85^{\circ}C$ (Note 6)                     |     |     | 6   | μA   |
| iTot_LP                      | Total current consumption – Sum from all | Standby mode                                                     |     |     | 53  | μA   |
|                              | supply pins                              | Standby mode, T <sub>J</sub> < 85°C (Note 6)                     |     |     | 37  | μA   |
|                              |                                          | Standby mode, $T_J < 25^{\circ}C$ (Note 6)                       |     |     | 24  | μA   |

6. Values based on design and characterization, not tested in production

#### Table 12. TRANSMISSION PARAMETERS

| Symbol                  | Parameter                                                                                                                                              | Conditions                                                                                                                                                                                                              | Min | Тур | Max   | Unit |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|------|
| uBDTx <sub>active</sub> | Differential voltage  uBP-uBM  when sending symbol<br>"Data_0" or "Data_1"<br>(Functional class Bus driver increased voltage<br>amplitude transmitter) | $R_{BUS} = 40-55 \Omega;$<br>$C_{BUS} = 100 pF$<br>Parameters defined in<br>Figure 10.                                                                                                                                  | 600 |     | 2000  | mV   |
| uBDTx <sub>ldle</sub>   | Differential voltage  uBP-uBM  when driving signal<br>"Idle"                                                                                           |                                                                                                                                                                                                                         | 0   |     | 25    | mV   |
| dBDTx10                 | Transmitter delay, negative edge                                                                                                                       | Test setup as per Figure 14<br>with $R_{BUS} = 40 \Omega$ ;<br>$C_{BUS} = 100 \text{ pF}$<br>Sum of TxD signal rise and<br>fall time (20%–80% V <sub>IO</sub> ) of<br>up to 9 ns<br>Parameters defined in<br>Figure 10. |     |     | 60    | ns   |
| dBDTx01                 | Transmitter delay, positive edge                                                                                                                       |                                                                                                                                                                                                                         |     |     | 60    | ns   |
| dBDTxAsym               | Transmitter delay mismatch,<br> dBDTx10-dBDTx01  (Note 8)                                                                                              |                                                                                                                                                                                                                         |     |     | 4     | ns   |
| dBusTx10                | Fall time of the differential bus voltage from 80% to 20%                                                                                              |                                                                                                                                                                                                                         | 6   |     | 18.75 | ns   |
| dBusTx01                | Rise time of the differential bus voltage from 20% to 80%                                                                                              |                                                                                                                                                                                                                         | 6   |     | 18.75 | ns   |
| dBusTxDif               | Differential bus voltage fall and rise time mismatch<br> dBusTx10-dBusTx01                                                                             |                                                                                                                                                                                                                         |     |     | 3     | ns   |

7. Values based on design and characterization, not tested in production 8. Guaranteed for  $\pm 300 mV$  and  $\pm 150 mV$  level of uBus

Not tested in production. Limits based on bus driver simulations. For more information see FlexRay Communication System - Electrical 9. Physical Layer Specification, Version 3.0.1.

| Symbol                                                         | Parameter                                                                                   | Conditions                                                | Min | Тур | Max  | Unit |
|----------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------|-----|-----|------|------|
| $dTxEN_{LOW}$                                                  | Time span of bus activity                                                                   | Test setup as per Figure 14                               | 550 |     | 650  | ns   |
| dBDTxia                                                        | Transmitter delay idle -> active                                                            | - with R <sub>BUS</sub> = 40 Ω; C <sub>BUS</sub> = 100 pF |     |     | 75   | ns   |
| dBDTxai                                                        | Transmitter delay active -> idle                                                            | Parameters defined in                                     |     |     | 75   | ns   |
| dBDTxDM                                                        | Idle-active transmitter delay mismatch<br>  dBDTxia - dBDTxai                               | Figure 11.                                                |     |     | 50   | ns   |
| dBusTxia                                                       | Transition time idle >active                                                                |                                                           |     |     | 30   | ns   |
| dBusTxai                                                       | Transition time active > idle                                                               |                                                           |     |     | 30   | ns   |
| dBDBGEia                                                       | BGE delay idle -> active (Note 7)                                                           | $R_{BUS} = 40 \Omega;$                                    |     |     | 75   | ns   |
| dBDBGEai                                                       | BGE delay active > idle (Note 7)                                                            | C <sub>BUS</sub> = 100 pF                                 |     |     | 75   | ns   |
| dBDTxActiveMax                                                 | Maximum length of transmitter activation                                                    |                                                           | 650 |     | 2600 | μs   |
| iBP <sub>BMShort</sub> Max<br>iBM <sub>BPShort</sub> Max       | Absolute maximum output current when BP shorted to BM – no time limit                       | $R_{ShortCircuit} \leq 1 \Omega$                          |     |     | 60   | mA   |
| iBP <sub>GNDShort</sub> Max<br>iBM <sub>GNDShort</sub> Max     | Absolute maximum output current when shorted to GND – no time limit                         | $R_{ShortCircuit} \leq 1 \Omega$                          |     |     | 60   | mA   |
| iBP_5VShortMax<br>iBM_5VShortMax                               | Absolute maximum output current when shorted to<br>–5 V – no time limit                     | $R_{ShortCircuit} \leq 1 \Omega$                          |     |     | 60   | mA   |
| iBP <sub>BAT27</sub> ShortMax<br>iBM <sub>BAT27</sub> ShortMax | Absolute maximum output current when shorted to 27 V – no time limit                        | $R_{ShortCircuit} \leq 1 \Omega$                          |     |     | 60   | mA   |
| iBP <sub>BAT48</sub> ShortMax<br>iBM <sub>BAT48</sub> ShortMax | Absolute maximum output current when shorted to 48 V – no time limit                        | $R_{ShortCircuit} \leq 1 \Omega$                          |     |     | 72   | mA   |
| R <sub>BDTransmitter</sub>                                     | Bus interface equivalent output impedance<br>Bus driver simulation model parameter (Note 9) |                                                           | 31  | 105 | 500  | Ω    |

#### Table 12. TRANSMISSION PARAMETERS

7. Values based on design and characterization, not tested in production

Guaranteed for ±300mV and ±150 mV level of uBus
 Not tested in production. Limits based on bus driver simulations. For more information see *FlexRay Communication System – Electrical Physical Layer Specification, Version 3.0.1.*



TxD signal is constant for 100..4400 ns before the first edge.

All parameters values are valid even if the test is performed with opposite polarity.





Figure 11. Transmission Parameters for Transitions between Idle and Active (TxD is Low)

| Symbol                                           | Parameter                                                                                                                  | Conditions                                                     | Min  | Тур  | Max  | Unit |
|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------|------|------|------|
| uData0                                           | Receiver threshold for detecting Data_0                                                                                    | Activity detected                                              | -300 |      | -150 | mV   |
| uData1                                           | Receiver threshold for detecting Data_1                                                                                    | · previously.<br> uBP–uBM  ≤ 3 V                               | 150  |      | 300  | mV   |
| uData1 - uData0                                  | Mismatch of receiver thresholds                                                                                            | (uBP+uBM)/2 = 2.5 V                                            | -30  |      | 30   | mV   |
| uData0_LP                                        | Low power receiver threshold for detecting Data_0                                                                          | uV <sub>CC</sub> = 5 V.                                        | -400 |      | -100 | mV   |
| uCM                                              | Common mode voltage range (with respect to GND) that does not disturb the receiver function and reception level parameters | uBP = (uBP+uBM)/2<br>(Note10)                                  | -10  |      | 15   | V    |
| uBias                                            | Bus bias voltage during bus state Idle in Normal mode                                                                      | R <sub>BUS</sub> = 40 – 55 Ω;                                  | 1800 | 2500 | 3150 | mV   |
|                                                  | Bus bias voltage during bus state Idle in Standby mode                                                                     | C <sub>BUS</sub> = 100 pF<br>(Note 11)                         | -100 | 0    | 100  | mV   |
| R <sub>CM1</sub> , R <sub>CM2</sub>              | Receiver common mode resistance                                                                                            | (Note 11)                                                      | 10   |      | 40   | kΩ   |
| C_BP, C_BM                                       | Input capacitance on BP and BM pin (Note 13)                                                                               | f = 5 MHz                                                      |      |      | 20   | pF   |
| C_Bus <sub>DIF</sub>                             | Bus differential input capacitance (Note 13)                                                                               | f = 5 MHz                                                      |      |      | 5    | pF   |
| iBP <sub>LEAK</sub><br>iBM <sub>LEAK</sub>       | Absolute leakage current when driver is off                                                                                | uBP = uBM = 5 V<br>All other pins = 0 V                        |      |      | 5    | μΑ   |
| iBP <sub>LEAKGND</sub><br>iBM <sub>LEAKGND</sub> | Absolute leakage current, in case of loss of GND                                                                           | uBP = uBM = 0 V<br>All other pins = 16 V                       |      |      | 1600 | μA   |
| uBusRx <sub>Data</sub>                           | Test signal parameters for reception of Data_0 and                                                                         |                                                                | 400  |      | 3000 | mV   |
| dBusRx0 <sub>BD</sub>                            | Data_1 symbols                                                                                                             |                                                                | 60   |      | 4330 | ns   |
| dBusRx1 <sub>BD</sub>                            |                                                                                                                            |                                                                | 60   |      | 4330 | ns   |
| dBusRx10                                         |                                                                                                                            |                                                                |      |      | 22.5 | ns   |
| dBusRx01                                         |                                                                                                                            |                                                                |      |      | 22.5 | ns   |
| dBDRx10                                          | Receiver delay, negative edge (Note 12)                                                                                    |                                                                |      |      | 75   | ns   |
| dBDRx01                                          | Receiver delay, positive edge (Note 12)                                                                                    |                                                                |      |      | 75   | ns   |
| dBDRxAsym                                        | Receiver delay mismatch<br> dBDRx10- dBDRx01  (Note 12)                                                                    | Test signal and<br>parameters defined in<br>Figures 12 and 13. |      |      | 5    | ns   |
| uBusRx                                           | Test signal parameters for bus activity detection                                                                          | 0                                                              | 400  |      | 3000 | mV   |
| dBusActive                                       |                                                                                                                            | RxD pin loaded with<br>25 pF capacitor.                        | 590  |      | 610  | ns   |
| dBusIdle                                         |                                                                                                                            |                                                                | 590  |      | 610  | ns   |
| dBusRxia                                         | 1                                                                                                                          |                                                                | 18   |      | 22   | ns   |
| dBusRxai                                         | 1                                                                                                                          |                                                                | 18   |      | 22   | ns   |
| dBDIdleDetection                                 | Bus driver filter-time for idle detection                                                                                  | 1                                                              | 50   |      | 200  | ns   |
| BDActivityDetection                              | Bus driver filter-time for activity detection                                                                              | 1                                                              | 100  |      | 250  | ns   |
| dBDRxai                                          | Bus driver idle reaction time                                                                                              | 1                                                              | 100  |      | 275  | ns   |
| dBDRxia                                          | Bus driver activity reaction time                                                                                          |                                                                | 100  |      | 325  | ns   |
| dBDTxRxai                                        | Idle-Loop delay                                                                                                            |                                                                | 1    |      | 300  | ns   |

#### **Table 13. RECEPTION PARAMETERS**

10. Tested on a receiving bus driver. Sending bus driver has a ground offset voltage in the range of [-12.5 V to +12.5 V] and sends a 50/50 pattern. 11. Bus driver is connected to GND and  $uV_{CC} = 5$  V. 12. Guaranteed for ±300 mV and ±150 mV level of uBus13. Values based on design and characterization, not tested in production









| Symbol                                  | Parameter                                         | Conditions | Min  | Тур | Max | Unit |
|-----------------------------------------|---------------------------------------------------|------------|------|-----|-----|------|
| dWU <sub>0Detect</sub>                  | Wake-up detection time for Data_0 symbol          |            | 1    |     | 4   | μs   |
| dWU <sub>IdleDetect</sub>               | Wake-up detection time for Idle/Data_1            |            | 1    |     | 4   | μs   |
| dWU <sub>Timeout</sub>                  | Total Wake-up detection time (Note 15)            |            | 50   |     | 140 | μs   |
| dWUInterrupt                            | Acceptance timeout for interruptions              | (Note 14)  | 0.13 |     | 1   | μs   |
| dBDWakeup<br>Reaction <sub>remote</sub> | Reaction time after remote wakeup event (Note 15) |            |      |     | 50  | μs   |

#### Table 14. REMOTE WAKE-UP DETECTION PARAMETERS

14. The minimum value is only guaranteed, when the phase that is interrupted was continuously present for at least 870ns. 15. Values based on design and characterization, not tested in production

#### **Table 15. POWER SUPPLY MONITORING PARAMETERS**

| Symbol                | Parameter                                             | Conditions | Min  | Тур | Max  | Unit |
|-----------------------|-------------------------------------------------------|------------|------|-----|------|------|
| uBDUVV <sub>CC</sub>  | V <sub>CC</sub> under-voltage threshold               |            | 4    |     | 4.5  | V    |
| uUV <sub>IO</sub>     | V <sub>IO</sub> under-voltage threshold               |            | 2    |     | 2.3  | V    |
| uUV_HYST              | Hysteresis of the under-voltage detectors             |            | 20   | 100 | 200  | mV   |
| dBDUVV <sub>CC</sub>  | V <sub>CC</sub> Undervoltage detection time (Note 16) |            | 35   | 60  | 100  | μs   |
| dBDUVV <sub>IO</sub>  | V <sub>IO</sub> Undervoltage detection time (Note 16) |            | 35   | 60  | 100  | μs   |
| dBDRV <sub>CC</sub>   | V <sub>CC</sub> Undervoltage recovery time (Note 16)  |            | 35   | 60  | 100  | μs   |
| dBDRV <sub>IO</sub>   | V <sub>IO</sub> Undervoltage recovery time (Note 16)  |            | 14   | 30  | 48   | μs   |
| uV <sub>CC_PORH</sub> | V <sub>CC</sub> threshold for power on event          |            | 3.0  |     | 3.9  | V    |
| uV <sub>CC_PORL</sub> | V <sub>CC</sub> threshold for power off event         |            | 2.95 |     | 3.85 | V    |

16. Values based on design and characterization, not tested in production

#### **Table 16. TEMPERATURE MONITORING PARAMETERS**

| Symbol           | Parameter               | Conditions | Min | Тур | Max | Unit |
|------------------|-------------------------|------------|-----|-----|-----|------|
| T <sub>JSD</sub> | Thermal shut-down level |            | 150 | 165 | 185 | °C   |

#### Table 17. HOST INTERFACE TIMING PARAMETERS

| Symbol                        | Parameter                                                         | Conditions                                      | Min | Тур | Max | Unit |
|-------------------------------|-------------------------------------------------------------------|-------------------------------------------------|-----|-----|-----|------|
| dBDModeChange                 | STBN level filtering time for operating mode transition (Note 17) |                                                 | 14  |     | 50  | μS   |
| dReactionTime <sub>ERRN</sub> | Reaction time on ERRN pin                                         |                                                 |     |     | 50  | μs   |
| dBDERRN <sub>STABLE</sub>     | Error signaling time                                              | Track mode                                      | 1   |     | 10  | μs   |
| dERRNModeChange               | Error signaling mode change request detection time                | Latched mode<br>V <sub>IO</sub> UV flag not set | 95  |     | 330 | μs   |

17. Values based on design and characterization, not tested in production

#### **Table 18. SPI INTERFACE TIMING CHARACTERISTICS**

| Symbol    | Parameter                                        | Conditions | Min | Тур | Max | Unit |
|-----------|--------------------------------------------------|------------|-----|-----|-----|------|
| dCSN_SCK  | First SPI clock edge after CSN active            |            | 250 |     |     | ns   |
| dSCK_CSN  | Last SPI clock edge before CSN inactive          |            | 250 |     |     | ns   |
| dCSN_SDO  | SDO output stable after CSN active               |            |     |     | 150 | ns   |
|           | SDO output High-Z after CSN inactive             |            |     |     | 150 | ns   |
| dSCK_per  | SPI clock period                                 |            | 0.5 |     | 100 | μs   |
| dSCK_High | Duration of SPI clock High level                 |            | 250 |     |     | ns   |
| dSCK_Low  | Duration of SPI clock Low level                  |            | 250 |     |     | ns   |
| dSCK_SDO  | SDO output stable after an SPI clock rising edge |            |     |     | 150 | ns   |
| dCSN_High | SPI Inter-frame space (CSN inactive)             |            | 250 |     |     | ns   |

# **DIGITAL INPUT SIGNALS**

# Table 19. DIGITAL INPUT SIGNALS VOLTAGE THRESHOLDS (Pins STBN, BGE, TxEN, CSN, SCK)

| Symbol                    | Parameter                | Conditions           | Min                 | Тур | Max                 | Unit |
|---------------------------|--------------------------|----------------------|---------------------|-----|---------------------|------|
| uV <sub>DIG-IN-LOW</sub>  | Low level input voltage  | $uV_{DIG} = uV_{IO}$ | -0.3                |     | 0.3*V <sub>IO</sub> | V    |
| uV <sub>DIG-IN-HIGH</sub> | High level input voltage |                      | 0.7*V <sub>IO</sub> |     | 5.5                 | V    |

#### Table 20. TxD PIN PARAMETERS

| Symbol               | Parameter                    | Conditions                            | Min                 | Тур | Max                 | Unit |
|----------------------|------------------------------|---------------------------------------|---------------------|-----|---------------------|------|
| uBDLogic_0           | Low level input voltage      |                                       | -0.3                |     | 0.4*V <sub>IO</sub> | V    |
| uBDLogic_1           | High level input voltage     |                                       | 0.6*V <sub>IO</sub> |     | 5.5                 | V    |
| R <sub>PD</sub> _TxD | Pull-down resistance         |                                       | 5                   | 11  | 20                  | kΩ   |
| iTxD <sub>IL</sub>   | Low level input current      | uTXD = 0 V                            | -1                  | 0   | 1                   | uA   |
| C_BDTxD              | Input capacitance on TxD pin | uTXD = 100 mV, f = 5 MHz<br>(Note 18) |                     |     | 10                  | pF   |

18. Values based on design and characterization, not tested in production

## Table 21. TxEN PIN PARAMETERS

| Symbol                | Parameter                | Conditions                           | Min | Тур | Max | Unit |
|-----------------------|--------------------------|--------------------------------------|-----|-----|-----|------|
| R <sub>PU</sub> _TxEN | Pull-up resistance       |                                      | 50  | 110 | 200 | kΩ   |
| iTxEN <sub>IH</sub>   | High level input current | uTXEN = V <sub>IO</sub>              | -1  | 0   | 1   | μΑ   |
| iTxEN <sub>LEAK</sub> | Input leakage current    | uTxEN = 5.25V, V <sub>IO</sub> = 0 V | -1  | 0   | 1   | μΑ   |

#### Table 22. STBN PIN PARAMETERS

| Symbol                | Parameter               | Conditions  | Min | Тур | Max | Unit |
|-----------------------|-------------------------|-------------|-----|-----|-----|------|
| R <sub>PD</sub> _STBN | Pull-down resistance    |             | 50  | 110 | 200 | kΩ   |
| iSTBN <sub>IL</sub>   | Low level input current | uSTBN = 0 V | -1  | 0   | 1   | μΑ   |

#### Table 23. BGE PIN PARAMETERS

| Symbol              | Parameter               | Conditions | Min | Тур | Max | Unit |
|---------------------|-------------------------|------------|-----|-----|-----|------|
| R <sub>PD</sub> BGE | Pull-down resistance    |            | 150 |     | 500 | kΩ   |
| iBGE <sub>IL</sub>  | Low level input current | uBGE = 0 V | -1  | 0   | 1   | μΑ   |

#### Table 24. CSN PIN PARAMETERS

| Symbol               | Parameter                | Conditions                         | Min | Тур | Max | Unit |
|----------------------|--------------------------|------------------------------------|-----|-----|-----|------|
| R <sub>PU</sub> _CSN | Pull-up resistance       | Latched mode                       | 50  | 110 | 200 | kΩ   |
| iCSN <sub>IH</sub>   | High level input current | Latched mode, $uCSN = V_{IO}$      | -1  | 0   | 1   | μA   |
| R <sub>PD</sub> _CSN | Pull-down resistance     | Track mode                         | 50  | 110 | 200 | kΩ   |
| iCSN <sub>IL</sub>   | Low level input current  | Track mode, uCSN = 0V              | -1  | 0   | 1   | μA   |
| iCSN <sub>LEAK</sub> | Input leakage current    | uCSN = 5.25V, V <sub>IO</sub> = 0V | -1  | 0   | 1   | μA   |

## Table 25. SCK PIN PARAMETERS

| Symbol               | Parameter                 | Conditions                          | Min | Тур | Max | Unit |
|----------------------|---------------------------|-------------------------------------|-----|-----|-----|------|
| R <sub>PU</sub> _SCK | Pull-up resistance        |                                     | 50  | 110 | 200 | kΩ   |
| iSCK <sub>IH</sub>   | High level input current, | uSCK = V <sub>IO</sub>              | -1  | 0   | 1   | μΑ   |
| iSCK <sub>LEAK</sub> | Input leakage current     | uSCK = 5.25V, V <sub>IO</sub> = 0 V | -1  | 0   | 1   | μΑ   |

#### **DIGITAL OUTPUT SIGNALS**

#### Table 26. DIGITAL OUTPUT SIGNALS VOLTAGE LIMITS (Pins RxD, ERRN and SDO)

| Symbol                      | Parameter                                                                            | Conditions                                                                                                                                                                      | Min                 | Тур | Max                 | Unit |
|-----------------------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|---------------------|------|
| uV <sub>DIG-OUT-LOW</sub>   | Low level output voltage                                                             | $\label{eq:response} \begin{array}{l} \text{iRx} D_{OL} = 3 \text{ mA},\\ \text{iERRN}_{OL} = 0.7 \text{ mA},\\ \text{iSDO}_{OL} = 1 \text{ mA}\\ (\text{Note 19}) \end{array}$ | 0                   |     | 0.2*V <sub>IO</sub> | v    |
| uV <sub>DIG-OUT-</sub> High | High level output voltage                                                            | $iRxD_{OH} = -3 mA,$<br>$iERRN_{OH} = -0.7 mA,$<br>$iSDO_{OH} = -1 mA$<br>(Note 19)                                                                                             | 0.8*V <sub>IO</sub> |     | V <sub>IO</sub>     | v    |
| uV <sub>DIG-OUT-UV</sub>    | Output voltage on a digital output<br>when V <sub>IO</sub> in undervoltage (Note 20) | $R_{LOAD} = 100 \text{ k}\Omega \text{ to GND},$<br>V <sub>CC</sub> supplied                                                                                                    |                     |     | 500                 | mV   |
| uV <sub>DIG-OUT-OFF</sub>   | Output voltage on a digital output when unsupplied                                   | $R_{LOAD}$ = 100 k $\Omega$ to GND                                                                                                                                              |                     |     | 500                 | mV   |

19.  $uV_{DIG} = uV_{IO}$ . No undervoltage on  $V_{IO}$  and  $V_{CC}$  supplied.

20. RxD and ERRN outputs forced Low, SDO output switched to High Impedance state

#### Table 27. RxD PIN PARAMETERS

| Symbol                                                 | Parameter                                                                        | Conditions                                                                  | Min | Тур | Max  | Unit |
|--------------------------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----|-----|------|------|
| dBDRxD <sub>R15</sub>                                  | RxD signal rise time (20%–80% $V_{IO}$ )                                         |                                                                             |     |     | 6.5  | ns   |
| dBDRxD <sub>F15</sub>                                  | RxD signal fall time (20%–80% $V_{IO}$ )                                         |                                                                             |     |     | 6.5  | ns   |
| dBDRxD <sub>R15</sub> +<br>dBDRxD <sub>F15</sub>       | Sum of rise and fall time<br>(20%–80% V <sub>IO</sub> )                          | RxD pin loaded with 15 pF<br>capacitor (Note 21)                            |     |     | 13   | ns   |
| dBDRxD <sub>R15</sub> –<br>dBDRxD <sub>F15</sub>       | Difference of rise and fall time                                                 |                                                                             |     |     | 5    | ns   |
| dBDRxD <sub>R25</sub>                                  | RxD signal rise time (20%–80% $V_{IO}$ )                                         | RxD pin loaded with 25 pF<br>capacitor                                      |     |     | 8.5  | ns   |
| dBDRxD <sub>F25</sub>                                  | RxD signal fall time (20%–80% $V_{IO}$ )                                         |                                                                             |     |     | 8.5  | ns   |
| dBDRxD <sub>R25</sub> +<br>dBDRxD <sub>F25</sub>       | Sum of rise and fall time<br>(20%–80% V <sub>IO</sub> )                          |                                                                             |     |     | 16.5 | ns   |
| dBDRxD <sub>R25</sub> –<br>dBDRxD <sub>F25</sub>       | Difference of rise and fall time                                                 |                                                                             |     |     | 5    | ns   |
| dBDRxD <sub>R10_MS</sub> +<br>dBDRxD <sub>F10_MS</sub> | RXD signal sum of rise and fall time at TP4_CC (20%-80% V <sub>IO</sub> )        | RxD pin loaded with 10 pF at the end of a 50 $\Omega$ , 1 ns microstripline |     |     | 16.5 | ns   |
| dBDRxD <sub>R10_MS</sub><br>- dBDRxD <sub>F10_MS</sub> | RxD signal difference of rise and fall time at TP4_CC (20%-80% V <sub>IO</sub> ) | (Note 22)                                                                   |     |     | 5    | ns   |

21. Values based on design and characterization, not tested in production

5 \

22. Simulation result. Simulation performed within T<sub>J OP</sub> range, according to FlexRay Electrical Physical Layer Specification, Version 3.0.1



Figure 14. Test Setup for Dynamic Characteristics



Figure 15. Test Setup for Transients Test Pulses

#### **ORDERING INFORMATION**

| Device        | Description                  | Temperature Range | Package               | Shipping <sup>†</sup> |
|---------------|------------------------------|-------------------|-----------------------|-----------------------|
| NCV7383DB0R2G | Clamp 15 FlexRay Transceiver | –40°C to +125°C   | TSSOP-14<br>(Pb-Free) | 2500 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

FlexRay is a trademark of ASML Netherlands B.V.



TSSOP 14 CASE 948AE ISSUE O



onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

**DESCRIPTION:** 

**TSSOP 14** 

PAGE 1 OF 1

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>