NCS29001

LED Backlight Driver

The NCS29001 is an integrated LED driver used in LCD display backlighting applications. A configurable bill of materials allows the designer to create a highly efficient solution for a variety of LCD screen sizes. The NCS29001 uses a boost type converter to deliver constant current in a string of LEDs. High accuracy PWM dimming is supported for a frequency up to 500 Hz. The integrated soft start function provides excellent control during the power up sequence to avoid current overshoot. The device protects against output overvoltage, open / short LED, and thermal overload. The NCS29001 is offered in the cost effective SOIC-14 package.

Features
• 8.5 V to 18 V Input Voltage Range
• ±1% Vref Voltage Accuracy to set LED Current
• PWM Controlled Dimming
• Soft Start Limits In-Rush Current
• Open Feedback Protection
• Open LED Protection
• Short LED Protection
• LED String Cathode Short to ground Protection
• Max Duty Cycle Above 90%
• SOIC-14 Package
• This is a Pb-Free Device

Typical Application
• TFT-LCD TV Panels
• LCD Monitor Panels

MARKING DIAGRAM

NC2S29001G
AWLYWW

SOIC-14 NB
CASE 751A

NC2S29001= Specific Device Code
A = Assembly Location
WL = Wafer Lot
Y = Year
WW = Work Week
G = Pb-Free Package

PIN CONNECTIONS

ORDERING INFORMATION
See detailed ordering and shipping information on page 15 of this data sheet.
Figure 1. Block Diagram
## PINOUT ASSIGNMENT

![Pinout Diagram](http://onsemi.com)

### PIN DESCRIPTION

<table>
<thead>
<tr>
<th>Pin #</th>
<th>Symbol</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>VIN</td>
<td>Input</td>
<td>VIN supply input. Small 1.0 μF low ESR bypass capacitor required from VIN to GND.</td>
</tr>
<tr>
<td>2</td>
<td>VREF</td>
<td>Output</td>
<td>5 V / 10 mA reference voltage. Small 1.0 μF low ESR bypass capacitor required from VREF to GND.</td>
</tr>
<tr>
<td>3</td>
<td>GND</td>
<td>Ground</td>
<td>Analog ground.</td>
</tr>
<tr>
<td>4</td>
<td>PWMin</td>
<td>Output</td>
<td>PWM dimming control input.</td>
</tr>
<tr>
<td>5</td>
<td>RT</td>
<td>Output</td>
<td>The resistor connected between RT and GND sets the switching frequency</td>
</tr>
<tr>
<td>6</td>
<td>FBP</td>
<td>Input</td>
<td>The reference voltage for the feedback (FBN). Reference level can be adjusted from 0.5 V up to 3.0 V using an external voltage divider.</td>
</tr>
<tr>
<td>7</td>
<td>STBY</td>
<td>Input</td>
<td>The converter enters in standby mode when STBY is floating or pulled high. When STBY goes from low to high the circuit will discharge the capacitors on the COMP pin and keep PWMout high to discharge the output capacitor. STBY must remain high for 50 ms before the part enters standby mode.</td>
</tr>
<tr>
<td>8</td>
<td>OVP</td>
<td>Output</td>
<td>This pin provides the overvoltage protection for the converter. When the voltage at this pin exceeds 1.2 V, the boost converter stops immediately and the device enters standby mode.</td>
</tr>
<tr>
<td>9</td>
<td>COMP</td>
<td>Power</td>
<td>Loop compensation pin</td>
</tr>
<tr>
<td>10</td>
<td>FBN</td>
<td>Input</td>
<td>Feedback pin and LED cathode connection. External resistor from FBN to GND sets the LED current.</td>
</tr>
<tr>
<td>11</td>
<td>PWMout</td>
<td>Output</td>
<td>PWM dimming output driver.</td>
</tr>
<tr>
<td>12</td>
<td>PGND</td>
<td>Ground</td>
<td>Power ground.</td>
</tr>
<tr>
<td>13</td>
<td>CS</td>
<td>Power</td>
<td>This pin is used to sense the drain current of the external power MOSFET. It includes a built-in blanking time.</td>
</tr>
<tr>
<td>14</td>
<td>GATE</td>
<td>Output</td>
<td>This pin is the output GATE driver for an external N-channel power MOSFET.</td>
</tr>
</tbody>
</table>
**ATTRIBUTES**

<table>
<thead>
<tr>
<th>Characteristics</th>
<th>Values</th>
</tr>
</thead>
<tbody>
<tr>
<td>ESD protection (all pins)</td>
<td>2 kV</td>
</tr>
<tr>
<td>Human Body Model (HBM) (Note 1)</td>
<td>2 kV</td>
</tr>
<tr>
<td>Machine Model (MM)</td>
<td>150 V</td>
</tr>
<tr>
<td>Moisture sensitivity (Note2)</td>
<td>Level 1</td>
</tr>
<tr>
<td>Flammability Rating Oxygen Index: 28 to 34</td>
<td>UL 94 V-0 @ 0.125 in</td>
</tr>
<tr>
<td>Meets or exceeds JEDEC Spec EIA/JESD78 IC Latch-up Test</td>
<td></td>
</tr>
</tbody>
</table>

1. Human Body Model (HBM), R = 1500 Ω, C = 100 pF.
2. For additional information, see Application Note AND8003/D.

**ABSOLUTE MAXIMUM RATINGS**

<table>
<thead>
<tr>
<th>Rating</th>
<th>(V_{\text{MIN}})</th>
<th>(V_{\text{MAX}})</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{\text{IN}})</td>
<td>-0.3</td>
<td>30</td>
<td>V</td>
</tr>
<tr>
<td>(\text{PWM}_{\text{MIN}})</td>
<td>-0.3</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>(\text{STBY})</td>
<td>-0.3</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>(\text{FBP})</td>
<td>-0.3</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>(\text{FBN})</td>
<td>-0.3</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>(\text{OVP})</td>
<td>-0.3</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>(\text{CS})</td>
<td>-0.3</td>
<td>5.5</td>
<td>V</td>
</tr>
</tbody>
</table>

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

**OPERATING CONDITIONS \((T_A = +25^\circ \text{C})\)**

<table>
<thead>
<tr>
<th>Rating</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{\text{IN}})</td>
<td>8.5</td>
<td>12</td>
<td>18</td>
<td>V</td>
</tr>
<tr>
<td>(V_{\text{IL_PWM_IN}}): PWM input low voltage</td>
<td>1</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>(V_{\text{IH_PWM_IN}}): PWM input high voltage</td>
<td>2</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>(\text{FBP})</td>
<td>0.5</td>
<td>3.0</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>(V_{\text{IL_STBY}}): STBY input low voltage</td>
<td>1</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>(V_{\text{IH_STBY}}): STBY input high voltage</td>
<td>2</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>RT clock frequency resistor (Note 3)</td>
<td>20</td>
<td>140</td>
<td></td>
<td>kΩ</td>
</tr>
<tr>
<td>Ddim dimming frequency (5 V amplitude)</td>
<td>100</td>
<td>300</td>
<td></td>
<td>Hz</td>
</tr>
</tbody>
</table>

NOTE: With respect to the GND pin.
3. Choose RT to keep clock frequency between 100 kHz and 500 kHz.

**THERMAL RATINGS**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Rating</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Junction to ambient thermal impedance (Note 4)</td>
<td>(R_{\text{JUA}})</td>
<td>150</td>
<td>°C/W</td>
</tr>
<tr>
<td>Maximum Junction Temperature (Note 5)</td>
<td>(T_J)</td>
<td>+150</td>
<td>°C</td>
</tr>
<tr>
<td>Operating Ambient Temperature</td>
<td>(T_A)</td>
<td>-40 to +85</td>
<td>°C</td>
</tr>
<tr>
<td>Storage temperature</td>
<td>(T_{\text{stg}})</td>
<td>-65 to +150</td>
<td>°C</td>
</tr>
</tbody>
</table>

4. Power dissipation must be considered to ensure maximum junction temperature \((T_J)\) is not exceeded.
5. Thermal Pad attached to PCB, 0 lfm airflow, and 76 mm x 76 mm copper area.

http://onsemi.com
## ELECTRICAL SPECIFICATIONS

\( V_{\text{IN}} = 12 \text{ V}, \ T_{\text{AMB}} = -40^\circ \text{C} \text{ to } 85^\circ \text{C}; \) typical values are at 25°C

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Condition</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>VIN (VIN Pin)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IVIN</td>
<td>Operating Supply Current</td>
<td>( V_{\text{IN}} = 12 \text{ V}; \ \text{PWM}_{\text{IN}} = 5 \text{ V}; ) no load, \ STBY = 5 \text{ V}</td>
<td>5</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ISHUTDOWN</td>
<td>Shutdown Mode Supply Current</td>
<td>( \text{PWM}_{\text{IN}} = \text{GND} ) \ Ambient temperature 25°C</td>
<td>12</td>
<td>uA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>UVLO</td>
<td>Under Voltage Lockout Threshold</td>
<td>VIN Rising</td>
<td>7.5</td>
<td>8</td>
<td>8.5</td>
<td>V</td>
</tr>
<tr>
<td>( \Delta \text{UVLO} )</td>
<td>UVLO Hysteresis</td>
<td></td>
<td>475</td>
<td>mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>T(_{\text{startup}})</td>
<td>Startup time</td>
<td>Time from standby falling edge to steady–state ( V_{\text{boost}} ) operation with 30% dimming pattern</td>
<td>100</td>
<td>ms</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

| **VREF (VREF Pin)**                                                                                                                                   |
| VREF    | Vref voltage                       | \( \text{REF} \) bypassed with a 1 \( \mu \text{F} \) capacitor to GND | 4.95  | 5    | 5.05 | V    |
| Line_Reg| Line Regulation                    | \( V_{\text{IN}} = 8.5 \text{ V to } 24 \text{ V at } I_{\text{REF}} = 10 \text{ mA} \) | 0.08  | 0.20 | %    |      |
| Load_Reg| Load Regulation                    | 0 \text{ mA} < I_{\text{REF}} < 10 \text{ mA at } V_{\text{IN}} = 12 \text{ V} | 0.6   | mV/mA |      |      |
| I\(_{\text{CC (Vref)}}\) | Iref output current               | \( \text{VREF} \) bypassed with a 1 \( \mu \text{F} \) capacitor to GND | 10    | mA   |      |      |

| **GATE (GATE, RT Pins)**                                                                                                                               |
| V_{\text{OH, GATE}} | GATE output high voltage         | \( V_{\text{IN}} = 12 \text{ V} \) | 7.5   | 10   | 15   | V    |
| ISOURCE  | GATE short circuit current       |                                           | 0.33  | 0.45 | A    |      |
| ISINK    | GATE sinking current            |                                           | 0.33  | 0.45 | A    |      |
| T_{\text{RISE}} | GATE output rise time          | Output voltage rise–time @ \( C_{L} = 1 \text{ nF}, \ 10–90\% \) of output signal | –     | 40   | ns   |      |
| T_{\text{FALL}} | GATE output fall time          | Output voltage fall–time @ \( C_{L} = 1 \text{ nF}, \ 90–10\% \) of output signal | –     | 20   | ns   |      |
| R_{\text{OH}} | Source resistance              |                                           | 13    | \( \Omega \) |      |      |
| R_{\text{OL}} | Sink resistance                 |                                           | 6.0   | \( \Omega \) |      |      |
| D\(_{\text{LSS, MAX}}\) | Maximum Duty Cycle              | (Note 6)                                   | 93    | 95   | %    |      |
| F\(_{\text{OSC}}\) | Boost Switching Frequency range |                                           | 100   | 500  | kHz  |      |
| \( \pm \Delta \text{F}_{\text{OSC}} \) | Frequency Accuracy             |                                           | –10   | +10  | %    |      |
| V_{\text{RT}} | RT pin output voltage           |                                           | 0.85  | 1    | 1.15 | V    |

| **PWM DIMMING (PWM\(_{\text{IN}}, \text{PWM}_{\text{Out}}\) Pins)**                                                                                     |
| V_{\text{OH,PWMout}} | PWMout high voltage            | \( V_{\text{IN}} = 12 \text{ V} \) | 7.5   | 10   | 15   | V    |
| \( \Delta \text{D}_{\text{DIM}} \) | PWMout/PWM\(_{\text{IN}}\) Duty cycle Tolerance |                                              | 0.98  | 1    | 1.02 | %    |
| T_{\text{RISE}} | PWMout output rise time        | Output voltage rise–time @ \( C_{L} = 1 \text{ nF}, \ 10–90\% \) of output signal | –     | –    | 2    | us   |
| T_{\text{FALL}} | PWMout output fall time        | Output voltage fall–time @ \( C_{L} = 1 \text{ nF}, \ 90–10\% \) of output signal | –     | –    | 2    | us   |
| ISOURCE  | PWMout short circuit current   |                                           | 15    | 20   | mA   |      |
| ISINK    | PWMout sinking current         |                                           | 15    | 20   | mA   |      |
| R_{\text{OH}} | Source resistance             |                                           | 270   | \( \Omega \) |      |      |
| R_{\text{OL}} | Sink resistance               |                                           | 230   | \( \Omega \) |      |      |

6. Guaranteed by characterization and design
## ELECTRICAL SPECIFICATIONS

VIN = 12 V, TAMB = –40°C to 85°C; typical values are at 25°C

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Condition</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>CURRENT SENSE (CS Pin)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VCS</td>
<td>Reference voltage threshold for</td>
<td></td>
<td>0.5</td>
<td>0.6</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>current clamp monitoring OCP</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>comparator</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>lRAMP</td>
<td>Slope compensation ramp</td>
<td></td>
<td>130</td>
<td></td>
<td></td>
<td>A/s</td>
</tr>
<tr>
<td><strong>PROTECTION (OVP, FBP, FBN Pins)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>V0VP</td>
<td>Output Overvoltage Protection on OVP</td>
<td></td>
<td>1.2</td>
<td>1.3</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>pin</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VSCP</td>
<td>Short Circuit Protection on OVP pin</td>
<td></td>
<td>60</td>
<td>75</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>VUVPfb</td>
<td>Output Undervoltage Protection on FBN</td>
<td></td>
<td>60</td>
<td>75</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>TSD</td>
<td>Thermal Shutdown (Note 6)</td>
<td></td>
<td>140</td>
<td>150</td>
<td>160</td>
<td>°C</td>
</tr>
<tr>
<td>ΔTSD</td>
<td>TSD hysteresis</td>
<td></td>
<td>15</td>
<td></td>
<td></td>
<td>°C</td>
</tr>
<tr>
<td><strong>STANDBY (STBY Pin)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TSTANDBY</td>
<td>Standby mode delay (Note 6)</td>
<td></td>
<td>50</td>
<td></td>
<td></td>
<td>ms</td>
</tr>
</tbody>
</table>

6. Guaranteed by characterization and design

### APPLICATION DIAGRAM

![Application Diagram](image)

Figure 3. Application Schematic
**APPLICATION CONDITIONS**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Condition</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>VIN&lt;sub&gt;iC&lt;/sub&gt;</td>
<td>VIN pin voltage</td>
<td></td>
<td>8.5</td>
<td>12</td>
<td>18</td>
<td>V</td>
</tr>
<tr>
<td>VIN&lt;sub&gt;Inductor&lt;/sub&gt;</td>
<td>Inductor input voltage</td>
<td></td>
<td>8.5</td>
<td>80</td>
<td></td>
<td></td>
</tr>
<tr>
<td>V&lt;sub&gt;OUT&lt;/sub&gt;</td>
<td>Output voltage range</td>
<td>$\frac{V_{OUT}}{VIN_{Inductor}} \leq 5$</td>
<td>50</td>
<td>240</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>$\eta$</td>
<td>Peak efficiency</td>
<td>$VIN_{iC} = 12 \text{ V}, V_{OUT} = 130 \text{ V}, I_{OUT} = 200 \text{ mA}$</td>
<td>95</td>
<td>95</td>
<td></td>
<td>%</td>
</tr>
<tr>
<td>$\Delta\xi_{OUT}$</td>
<td>Output Voltage Accuracy</td>
<td>including voltage ripple, from $-40^\circ \text{C}$ to $85^\circ \text{C}$</td>
<td>-2</td>
<td>2</td>
<td></td>
<td>%</td>
</tr>
</tbody>
</table>

**POWER UP SEQUENCE**

For the device to begin the soft start sequence the VIN pin voltage needs to be above the UVLO threshold and the OVP pin voltage needs to be above the V<sub>SCP</sub> threshold. From standby mode soft start will begin when STBY pin goes low and PWM<sub>in</sub> pin goes high and lasts for a fixed number of clock cycles. This ensures that smooth start up if the device is powered on from standby with a PWM input.
The STBY pin contains an internal 5 MΩ pull-up resistor to VREF. This resistor limits current consumption when the device is in standby mode and also ensures the device will remain in standby if the STBY pin is left floating.

When the STBY goes high the boost converter will stop switching and the PWMout pin will switch, or remain high for 50 ms. This allows the output capacitor to discharge and the LED current to fall to zero. The device will be in a low power standby mode and can begin soft start from the next enable sequence.
Figure 6. Power Up State Machine

- VCC > UVLO
  - POR
  - STBY falling edge?
    - N
      - STBY, 10 uA
    - Y
      - SCP&D1 Open?
        - N
          - Soft Start, charging R3, C3 through Iss
        - Y
          - PWM Dimming
  - PWM Hi
    - PWMO high
      - FUVP?
        - Y
          - Delay 100us Max during Soft start and reduced delay time for normal operation
        - N
          - OTA take control
          - PWM Dimming
    - Y, Fault 1
  - Y, Fault 2
  - DRV grounded, PWMO grounded
  - STBY rising edge?
    - N
      - DRV grounded, PWMO grounded
    - Y
      - STBY rising edge?
      - N
        - Fault 2
      - Y
        - DRV goes low immediately, PWMDout goes low immediately
          - Delay 50 ms
          - DRV goes low immediately, PWMDout keeps high discharging the output capacitor, Cc being discharged
SOFT START WITH PWM INPUT

Figure 7 below shows an example of a soft start when the device is powered up from standby with a PWM input. The PWM signal here is at 100 Hz with a duty cycle of 30%. In this case the LED reaches 100% of its programmed value in 100 ms. This time can be decreased if the PWM signal runs at a higher duty cycle.

Figure 7. Soft Start with PWM Input

GATE AND PWMOUT PIN DRIVER CIRCUIT

Since external transistors are required for the boost converter and PWM dimming functions, the device contains an internal 10 V regulator to drive the gate of these transistors. In the case of the PWM transistor this also functions as a level translator for the PWMin input pin. When selecting external components it is important that the transistor has enough gate drive to ensure low RDS(on) for the expected current.

It should be noted that the internal 10 V regulator will start to drop when the VIN voltage is sufficiently low. When the VIN voltage is 8.5 V the gate drivers will be limited to around 7.7 V.
VREF REFERENCE VOLTAGE
The device contains an accurate 5 V reference that can supply up to 10 mA and can be accessed through the VREF pin. It can be used to program the LED feedback voltage by using a resistor divider on the FBP pin. This reference is only active when STBY = low. When the device is in standby mode the VREF pin voltage will drop to 4.2 V typical with a minimum of 3.5 V. The VREF will return to 5 V immediately when STBY is driven high.

MINIMUM ON & OFF TIME
If the steady state duty cycle and switching frequency combine to generate short Ton times (low VOUT/VIN converter ratio), the converter will skip some cycles to regulate VOUT which will increase output voltage ripple. The timing limit is set by the intrinsic loop propagation delay and the switching frequency will be limited by the minimum ON time and OFF time.

THE INDUCTOR SELECTION
For a given application, it is necessary to know the input voltage at the inductor (VIN) the output current (IOUT) set by RFBN and the voltage on the FBP pin, and the switching frequency (Fsw). The inductor can be chosen using the formula below:

\[
L_{\text{max}} < \frac{1}{2 \times F_{\text{sw}} \times I_{\text{OUT}}} \times \left( \frac{V_{\text{IN}}}{V_{\text{OUT}}} \right)^2 \times (V_{\text{OUT}} - V_{\text{IN}}) \quad (eq. 1)
\]

The minimal inductor value is determined with the desired peak current flowing through the inductor. Using the chosen inductor value the steady state duty cycle and peak inductor current can be calculated:

\[
D = \sqrt{\frac{2 \times L \times F_{\text{sw}} \times I_{\text{OUT}} \times (V_{\text{OUT}} - V_{\text{IN}})}{V_{\text{IN}}}} \quad (eq. 2)
\]

And the inductor peak current is now:

\[
I_{\text{peak}} = \frac{V_{\text{IN}} \times D}{L \times F_{\text{sw}}} = \sqrt{\frac{2 \times I_{\text{OUT}} \times (V_{\text{OUT}} - V_{\text{IN}})}{L \times F_{\text{sw}}}} \quad (eq. 3)
\]

THE CURRENT SENSE RESISTOR
Set a current limit between 2 and 2.5 times the peak inductor current to account for inductor tolerance:

\[
I_{\text{limit}} = 2.5 \times I_{\text{peak}} \quad (eq. 4)
\]

The current limit reference fixed on the over-current protection comparator is VCS = 0.5 V and the resistance can be calculated using following the equation:

\[
R_{\text{CS}} = \frac{V_{\text{CS}}}{2.5 \times I_{\text{peak}}} \quad (eq. 5)
\]

SLOPE COMPENSATION
After the current sense resistor is calculated additional calculations are needed for the external slope compensation ramp. Using the RSENSE value the typical slope of the compensation ramp can be calculated:

\[
M_{\text{ramp}} = \frac{1}{2} \frac{R_{\text{SENSE}}}{L} \quad (eq. 6)
\]

Using the typical value for , the external compensation resistor can be calculated as follows:

\[
R_{\text{SG}} = \frac{M_{\text{RAMP}}}{I_{\text{RAMP}}} \quad (eq. 7)
\]

The slope compensation ramp has an offset current, which is used to calculate the peak ramp current and finally the adjusted current sense resistor.

\[
I_{\text{RAMP,peak}} = I_{\text{OFF}} + D \frac{I_{\text{RAMP}}}{R_{\text{SW}}} \quad (eq. 8)
\]

\[
R_{\text{CS}} = \frac{V_{\text{CS}} - R_{\text{CS}} \times I_{\text{RAMP,peak}}}{I_{\text{limit}} + I_{\text{RAMP,peak}}} \quad (eq. 9)
\]
OUTPUT CAPACITOR and OUTPUT VOLTAGE RIPPLE

Calculating the output voltage ripple will size the output capacitor value. The output voltage ripple equation below takes into account the parasitic impedance (ESR) of this output capacitor:

\[
\Delta V_{\text{COUT}} = \frac{I_{\text{OUT}}}{C_{\text{OUT}}} \times \left( 1 - \frac{I_{\text{peak}} \times L \times F_{\text{sw}}}{V_{\text{OUT}} - V_{\text{IN}}} \right) + \text{ESR} \times I_{\text{OUT}}
\] (eq. 10)

\[
\Delta V_{\text{COUT}} = \frac{I_{\text{OUT}}}{C_{\text{OUT}}} \times \left( 1 - \frac{I_{\text{peak}} \times L \times F_{\text{sw}}}{V_{\text{OUT}} - V_{\text{IN}}} \right) + \text{ESR} \times I_{\text{OUT}} + \frac{1}{C_{\text{OUT}}} \times \frac{F_{\text{sw}}}{1 - \frac{1}{D}}
\] (eq. 11)

Without taking into account the ESR, the output capacitor becomes:

\[
C_{\text{OUT}} > \frac{I_{\text{OUT}}}{\Delta V_{\text{COUT}} \times F_{\text{sw}}} \times \left( 1 - \frac{I_{\text{peak}} \times L \times F_{\text{sw}}}{V_{\text{OUT}} - V_{\text{IN}}} \right)
\] (eq. 12)

If the ESR value of the selected output capacitor is high, the voltage ripple will increase. The error due to the ESR can be estimated follow the equation below:

\[
\Delta V_{\text{OUT,ESR}} = \text{ESR} \times I_{\text{peak}}
\] (eq. 13)

SIZING THE COMP PIN CAPACITOR

The transistor Q1 is turned ON (reset of the duty cycle) when the Vf of the output current amplifier reaches the control output voltage \( V_c \). The control voltage \( V_c \) is simply a reduced voltage out of the follower servicing the voltage on the COMP pin. In steady state, at \( DT_{\text{sw}} \), the voltage at the current amplifier output is represented by the equation below:

\[
V_c = \frac{I_{\text{peak}}}{L} \times R_{\text{OS}} \times G_i
\] (eq. 14)

\[
V_{\text{comp}} = V_c + V_{\text{OS}}
\] (eq. 15)

\( V_{\text{comp}} \) = COMP pin output voltage

\( V_c \) = Voltage Control of the transconductance amplifier

\( V_{\text{OS}} \) = voltage offset of the transconductance amplifier

\[
V_f = \frac{V_{\text{IN}} \times D \times R_{\text{OS}} \times G_i}{L \times F_{\text{sw}}}
\] (eq. 16)

\[
i = C \times \frac{dv}{dt} \Rightarrow C_{\text{comp}} = \frac{i_{\text{EA}} \times t_{\text{rise}}}{V_{\text{comp}}} = \frac{i_{\text{EA}} \times t_{\text{rise}}}{V_c + V_{\text{OS}}}
\] (eq. 17)

\( i_{\text{EA}} = 4 \, \mu\text{A} \) error amplifier output current capability

\( t_{\text{rise}} \) = soft start time

\( V_{\text{OS}} = 0.9 \, \text{V} \) voltage offset due to the follower

So

\[
C_{\text{comp}} < \frac{i_{\text{EA}} \times t_{\text{rise}}}{V_c + V_{\text{OS}}}
\] (eq. 18)

\[
C_{\text{comp}} = 0.7 \times \frac{i_{\text{EA}} \times 30 \, \text{ms}}{V_{\text{IN}} \times D \times R_{\text{OS}} \times G_i \times L \times F_{\text{sw}} + V_{\text{OS}}}
\] (eq. 19)

During the soft start and with the dimming function activated, the COMP pin voltage is rising during 30 ms within the 100 ms soft start time so \( V_{\text{comp}} \) holds for another during 70 ms afterwards. Attention needs to be brought to the DC voltage rating. As the capacitor value decreases and the DC voltage increases, the value chosen needs to be
SIZING THE \( R_{\text{comp}} \) RESISTOR for the LOOP STABILITY

Combining Equations 2 and 16 gives the following expression for \( I_{\text{OUT}} \):

\[
I_{\text{OUT}} = \frac{V_r^2 \times L \times F_{\text{sw}}}{2 \times (V_{\text{OUT}} - V_{\text{IN}}) \times (R_{\text{CS}} \times G_i)^2} \quad (\text{eq. 20})
\]

To obtain the small signal equation, partial derivatives of the output current are calculated with respect to the control voltage \( V_c \) and the output voltage \( V_{\text{OUT}} \).

\[
\begin{align*}
\frac{\partial I_{\text{OUT}}}{\partial V_{\text{OUT}}} &= \frac{V_o \times L \times F_{\text{sw}}}{(V_{\text{OUT}} - V_{\text{IN}}) \times (R_{\text{CS}} \times G_i)^2} \\
\frac{\partial I_{\text{OUT}}}{\partial V_c} &= \frac{V_o^2 \times L \times F_{\text{sw}}}{2 \times (V_{\text{OUT}} - V_{\text{IN}}) \times (R_{\text{CS}} \times G_i)^2} = \frac{I_{\text{OUT}}}{V_{\text{OUT}} - V_{\text{IN}}} \quad (\text{eq. 22})
\end{align*}
\]

From the AC model below the control to output transfer function can be calculated:

\[
\begin{align*}
Z_{\text{OUT}}(s) &= \left( \frac{1 \times \text{ESR}}{sC_{\text{OUT}}} + \frac{1 \times R_{\text{eq}}}{s(\text{ESR} + \text{ESR} \times C_{\text{OUT}})} \right) \\
&= \frac{R_{\text{eq}} \times \left( 1 + s \times \text{ESR} \times C_{\text{OUT}} \right)}{1 + s \times C_{\text{OUT}}(\text{ESR} + R_{\text{eq}})} \quad (\text{eq. 25})
\end{align*}
\]

Where

\[
\begin{align*}
R_{\text{eq}} &= \frac{R_{\text{ac}} \times R_1}{R_{\text{ac}} \times R_1} \\
R_1 &= \frac{1}{\left( \frac{I_{\text{OUT}}(s)}{V_{\text{OUT}}(s)} \right)} = \frac{2 \times (V_{\text{OUT}} - V_{\text{IN}})^2 \times (R_{\text{CS}} \times G_i)^2}{V_o^2 \times F_{\text{sw}} \times L} = \frac{V_{\text{OUT}} - V_{\text{IN}}}{I_{\text{OUT}}} \quad (\text{eq. 26})
\end{align*}
\]

The dynamic resistance \( R_{\text{AC(LED)}} \) is evaluated using the LED specification.

\[
R_{\text{AC}} = R_{\text{sense}} + I_{\text{AC(LED)}} \times n_{\text{LED}} \quad (\text{eq. 27})
\]

Figure 8. Control to Output Transfer Function

\[
H(s) = \frac{V_{\text{OUT}}(s)}{V_c(s)} = \frac{V_{\text{OUT}}(s)}{I_{\text{OUT}}(s)} \times \frac{I_{\text{OUT}}(s)}{V_c(s)} \quad (\text{eq. 23})
\]

\[
H(s) = Z_{\text{OUT}}(s) \times \frac{I_{\text{OUT}}(s)}{V_c(s)} \quad (\text{eq. 24})
\]
Theory

The control to output transfer function is expressed following the formula below:

\[
H(s) = H_0 \times \frac{1 + \frac{s}{f_p}}{1 + \frac{s}{f_p}} \quad (eq. 28)
\]

Where

\[
H_0 = \frac{\frac{\partial I_{OUT}}{\partial V_G} \times R_{eq}}{\frac{V_G \times L \times F_{sw}}{(V_{OUT} - V_{IN})} \times (R_{CS} \times G_i)^2} \times R_{AC} \times R_1 \times R_{AC} + R_1 \quad (eq. 29)
\]

\[
H_0 = \sqrt{\frac{2 \times \frac{\partial I_{OUT}}{\partial V_G} \times L \times F_{sw}}{(V_{OUT} - V_{IN})} \times \frac{1}{(R_{CS} \times G_i)}} \times \frac{R_{AC} \times R_1}{R_{AC} + R_1} \quad (eq. 30)
\]

\[
f_p = \frac{1}{2\pi \times (ESR + R_{eq}) \times C_{OUT}} \quad (eq. 31)
\]

There is also a right half plane zero:

\[
f_z = \frac{1}{2\pi \times ESR \times C_{OUT}} \quad (eq. 32)
\]

As the boost converter also operates in DCM, there is also a right half plane zero regulated to high frequency:

\[
f_{rhpz} = \frac{2 \times f_{sw}}{2\pi \times D} \quad (eq. 33)
\]

Type II compensation is used to compensate the two dominant poles \(f_p\) of the control to output transfer function. The compensator zero has to be placed at the \(f_p\) frequency of the transfer function.

\[
f_p = \frac{1}{2\pi \times (ESR + R_{eq}) \times C_{OUT}} = f_z = \frac{1}{2\pi \times R_{comp} \times C_{comp}} \quad (eq. 34)
\]

\[
R_{comp} = \frac{(ESR + R_{eq}) \times C_{OUT}}{C_{comp}} \quad (eq. 35)
\]

The dominant pole is expressed following the equation:

\[
f_{p1} = \frac{1}{2\pi \times R_{EA} \times C_{comp}} \quad (eq. 36)
\]

\[\text{Figure 9. Slope Compensation Network}\]

The natural second pole is expressed following the equation:

\[
f_{p2} = \frac{1}{2\pi \times R_{comp} \times C_{bw}} \quad (eq. 37)
\]

The zero is expressed following the equation:

\[
f_z = \frac{1}{2\pi \times R_{comp} \times C_{comp}} \quad (eq. 38)
OSCILLATOR FREQUENCY SETTING
The simplified equation to set the switching frequency using resistor $R_T$:

$$f_{sw} = \frac{13750}{R_T + 5} \quad (\text{eq. 39})$$

Where:
$R_T$ is expressed in kΩ.
$f_{sw}$ is expressed in kHz.

FBP OPTIONS
The FBP pin is used to program the feedback voltage that sets the LED current. Typically a resistor divider is used from VREF to set the voltage between 0.5 V and 3.0 V. Additionally, to save component costs, the feedback voltage can be programmed with internal 0.8 V ($\pm 1.5\%$) by tying the FBP pin to ground.

FAULT DETECTION:
- Overvoltage Protection: A resistor divider from VOUT can be used to set the overvoltage protection on the OVP pin. When the OVP pin rises above 1.2 V the converter will shut off immediately and PWMout will be held high for 50 ms to discharge the output capacitor. After this time the device will enter standby mode requires a high to low transition on the STBY pin to restart.
- Short Circuit Protection: A resistor divider from VOUT can be used to set the short circuit protection on the OVP pin. When the OVP pin drops below 75 mV the converter will shut off immediately and enter standby mode. A high to low transition on the STBY pin is required to restart the device.
- Under Voltage Lockout (UVLO): The converter will immediately shut off and enter standby when the VIN pin voltage drops below 7.5 V. When the UVLO condition is cleared, a high to low transition on the STBY pin is required to restart the device.
- Temperature Shutdown: When the internal die temperature reaches 150°C, the device will behave the same as in the overvoltage condition.

Layout Guidance
In switching converters it is important to use wide, short traces for components in the main switching path. Resistor RCS, which is in the main switching path through transistor Q1, should be connected to power ground (PGND). Compensation network components, resistor dividers, and bypass capacitors should be referenced to quiet ground (GND). Bypass capacitors should be connected as close to the IC as possible.

ORDERING INFORMATION

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Description</th>
<th>Shipping†</th>
</tr>
</thead>
<tbody>
<tr>
<td>NCS29001DR2G</td>
<td>SOIC-14 (Pb-Free)</td>
<td>3000 / Tape &amp; Reel</td>
</tr>
</tbody>
</table>

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
PACKAGE DIMENSIONS

SOIC−14 NB
CASE 751A−03
ISSUE K

NOTES:
2. CONTROLLING DIMENSION: MILLIMETERS.
3. DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT MAXIMUM MATERIAL CONDITION.
4. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS.
5. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.

<table>
<thead>
<tr>
<th>DIMENSIONS</th>
<th>MILLIMETERS</th>
<th>INCHES</th>
</tr>
</thead>
<tbody>
<tr>
<td>D</td>
<td>8.55, 8.75</td>
<td>0.337, 0.344</td>
</tr>
<tr>
<td>E</td>
<td>3.80, 4.00</td>
<td>0.150, 0.157</td>
</tr>
<tr>
<td>A</td>
<td>1.35, 1.75</td>
<td>0.054, 0.068</td>
</tr>
<tr>
<td>b</td>
<td>0.35, 0.49</td>
<td>0.014, 0.019</td>
</tr>
<tr>
<td>L</td>
<td>0.40, 1.25</td>
<td>0.016, 0.049</td>
</tr>
<tr>
<td>e</td>
<td>1.27, BSC</td>
<td>0.050, BSC</td>
</tr>
<tr>
<td>A1</td>
<td>0.19, 0.25</td>
<td>0.008, 0.010</td>
</tr>
<tr>
<td>A3</td>
<td>0.10, 0.25,</td>
<td>0.004, 0.010</td>
</tr>
<tr>
<td>D</td>
<td>0.35, 0.49</td>
<td>0.014, 0.019</td>
</tr>
<tr>
<td>B</td>
<td>8.55, 8.75</td>
<td>0.337, 0.344</td>
</tr>
<tr>
<td>C</td>
<td>0.25, 0.50</td>
<td>0.010, 0.019</td>
</tr>
<tr>
<td>h</td>
<td>0.25, 0.50</td>
<td>0.010, 0.019</td>
</tr>
<tr>
<td>M</td>
<td>0, 7, 7</td>
<td>0, 0.27</td>
</tr>
</tbody>
</table>

*For additional information on our Pb−Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

NCS29001/D