

Is Now Part of

OR NEW DESIGN

## **IN Semiconductor®**

# To k an more about CH Semiconductor, please visit our website at

Please note. As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="mailto:www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to <a href="mailto:Fairchild questions@onsemi.com">Fairchild questions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor referses, employees, subsidiaries, and lisofficers, and designed, intended, or authorized for uses, and reasonable attorney fees arising out or, directly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an eg

#### April 2012

## FAIRCHILD SEMICONDUCTOR®

## FSL146MRBN Green-Mode Fairchild Power Switch (FPS™)

### Features

- Advanced Soft Burst-Mode Operation for Low Standby Power and Low Audible Noise
- Random Frequency Fluctuation (RFF) for Low EMI
- . Pulse-by-Pulse Current Limit
- Various Protection Functions: Overload Protection (OLP), Over-Voltage Protection (OVP), Abnormal Over-Current Protection (AOCP), Internal Thermal Shutdown (TSD) with Hysteresis, Output-Short Protection (OSP), and Under-Voltage Lockout (UVLO) with Hysteresis
- Low Operating Current (0.4mA) in Burs
- Internal Startup Circuit

## Ordering Information

|             |         |                       |         |                     | 0       | utput Po                     | wer Tabl | e <sup>(2)</sup>             |              |
|-------------|---------|-----------------------|---------|---------------------|---------|------------------------------|----------|------------------------------|--------------|
| Part Number | Package | Operating<br>Junction | Current | R <sub>DS(ON)</sub> | 230VAC  | ± 15% <sup>(3)</sup>         | 85-26    | 65V <sub>AC</sub>            | Replaces     |
|             | go      | Temperature           | Limit   | (Max.)              | Adapter | Open<br>Frame <sup>(5)</sup> | Adapter  | Open<br>Frame <sup>(5)</sup> | Device       |
| FSL146MRBN  | 8-DIP   | -40°C ~<br>+125°C     | 1.50A   | 2.6Ω                | 23W     | 35W                          | 17W      | 26W                          | FSFM260<br>N |

#### Notes:

- 1. Lead-free package per JEDEC J-STD-020B.
- The junction temperature can limit the maximum output power. 2.
- 3.  $230V_{AC}$  or  $100/115V_{AC}$  with voltage doubler.
- 4. Typical continuous power in a non-ventilated enclosed adapter measured at 50°C ambient temperature.
- 5. Maximum practical continuous power in an open-frame design at 50°C ambient temperature.

### Description

an intes iter Pulse Width The FSL146MRBN Modulation (PWM' cor. " and S ... seFE. designed for offline Switch-I, de wer upplies (SMPS) with minimal ext, al coor, J. The PWM controller includes in rated red-frequency oscillator, Under-Voltage Lo out "V", Leading-Edge Blanking (LEB), n h driver, internal soft-start, temperatureopti. mp, sate, precise current soluces for loop current tion, and self-protection produity. Compared with discrete MOSFET an PwM controller solution, the FSL14SWRPN can reduce total cost, component count. size, and weight; while simultaneously increasing efficiency, productivity, and system reliability. This device provides a pasic platform suited for cost-effective ousign of a suback converter.

a type at. nc Powe Suppry for LOD-Monitor STE, and VD ombination Fring Inform





| 4 O Connection                                                              |
|-----------------------------------------------------------------------------|
| 5, 6 7 8 Drain enseFET Drain. High-voltage power SenseFET drain connection. |
| S'SE TA                                                                     |
| CE EA EN                                                                    |
| 110 DLL-SL                                                                  |
| OF ORE                                                                      |
| SV SET                                                                      |
| No Kr                                                                       |

FSL146MRBN — Green-Mode Fairchild Power Switch (FPS™)

## **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol           |                              | Parameter                                | ,          |           | Min. | Max. | Unit        |
|------------------|------------------------------|------------------------------------------|------------|-----------|------|------|-------------|
| V <sub>DS</sub>  | Drain Pin Voltage            |                                          |            |           |      | 650  | V           |
| V <sub>CC</sub>  | V <sub>CC</sub> Pin Voltage  |                                          |            |           |      | 26   | V           |
| $V_{FB}$         | Feedback Pin Voltage         |                                          |            |           | -0.3 | 10.0 | V           |
| I <sub>DM</sub>  | Drain Current Pulsed         |                                          |            |           |      | 3.4  | А           |
| 1                | Continuous Quitabing         |                                          | Tc         | =25°C     |      |      | Α           |
| I <sub>DS</sub>  | Continuous Switching         | Drain Current"                           | Tc         | =100°C    |      | 1.1  | A           |
| E <sub>AS</sub>  | Single Pulsed Avalance       | he Energy <sup>(7)</sup>                 |            |           |      | 50   | m.J         |
| PD               | Total Power Dissipation      | on (T <sub>C</sub> =25°C) <sup>(8)</sup> |            |           |      | 1.3  | W           |
| -                | Maximum Junction Temperature |                                          |            |           | 150  | °C   |             |
| TJ               | Operating Junction Te        | mperature <sup>(9)</sup>                 |            |           | - 0  | +125 | °C          |
| T <sub>STG</sub> | Storage Temperature          |                                          |            |           | -55  | +150 | °C          |
| 505              | Electrostatic                | Human Body N                             | Nodr JES.  | י2-, 14   |      |      | 1           |
| ESD              | Discharge Capability         | Charged Devic                            | e Mu ا, JE | 5 72-C101 |      | 2    | <b>N</b> kV |

#### Notes:

6. Repetitive peak switching current when the ive load is ascumed: Limit of by maximum duty (D<sub>MAX</sub>=0.73) and junction temperature (see *for 4*).

- 7. L=45mH, starting T<sub>J</sub>=25°C.
- 8. Infinite cooling condition (refe to the \$ MI G30-53).
- 9. Although this param .er guara. es' operation. it does not guarantee all electrical characteristics.



## Thermal Impedance

T<sub>A</sub>=25°C unless otherwise specified.

| Symbol          | Parameter                                             | Value | Unit |
|-----------------|-------------------------------------------------------|-------|------|
| θ <sub>JA</sub> | Junction-to-Ambient Thermal Impedance <sup>(10)</sup> | 85    | °C/W |
| $\Psi_{JL}$     | Junction-to-Lead Thermal Impedance <sup>(11)</sup>    | 11    | °C/W |

#### Notes:

10. JEDEC recommended environment, JESD51-2 and test board, JESD51-10 with minimum land pattern.

11. Measured on the SOURCE pin #7, close to the plastic interface.

|                     |                                            |                                  |                                                                            |      |      |      | 1    |
|---------------------|--------------------------------------------|----------------------------------|----------------------------------------------------------------------------|------|------|------|------|
| Symbol              | Pa                                         | rameter                          | Conditions                                                                 | Min. | Тур. | Max. | Unit |
| SenseFET            | Section                                    |                                  |                                                                            |      |      |      |      |
| $BV_{DSS}$          | Drain-Source B                             | Breakdown Voltage                | $V_{CC} = 0V, I_{D} = 250 \mu A$                                           | 650  |      |      | V    |
| I <sub>DSS</sub>    | Zero-Gate-Volt                             | age Drain Current                | V <sub>DS</sub> = 650V, T <sub>A</sub> = 25°C                              |      |      | 250  | μA   |
| R <sub>DS(ON)</sub> | Drain-Source C                             | Dn-State Resistance              | $V_{GS}$ =10V, $I_D$ =1A                                                   |      | 2.1  | 2.6  | Ω    |
| C <sub>ISS</sub>    | Input Capacitar                            | nce <sup>(12)</sup>              | $V_{DS}$ = 25V, $V_{GS}$ = 0V, f=1MHz                                      |      | 436  |      | pF   |
| C <sub>OSS</sub>    | Output Capacit                             | ance <sup>(12)</sup>             | $V_{DS}$ = 25V, $V_{GS}$ = 0V, f=1MHz                                      |      | 65   |      | pF   |
| tr                  | Rise Time                                  |                                  | $V_{DS}$ = 325V, $I_{D}$ = 4A, $R_{G}$ =25 $\Omega$                        |      |      |      | ns   |
| t <sub>f</sub>      | Fall Time                                  |                                  | $V_{DS}$ = 325V, $I_{D}$ = 4A, $R_{G}$ =25 $\Omega$                        |      | 1    |      | ns   |
| t <sub>d(on)</sub>  | Turn-On Delay                              |                                  | $V_{DS}$ = 325V, $I_{D}$ = 4A, $R_{G}$ =25 $\Omega$                        |      | 1.   |      | ns   |
| $t_{d(off)}$        | Turn-Off Delay                             |                                  | V <sub>DS</sub> = 325V, I <sub>D</sub> = 4A, R <sub>G</sub> =251.          |      | 2)   | 1 V  | ns   |
| Control Sec         | ction                                      |                                  |                                                                            |      |      | 19   |      |
| f <sub>S</sub>      | Switching Freq                             | uency <sup>(12)</sup>            | $V_{CC} = 14V, V_{FB} = 4V$                                                | ئ1   | 67   | 73   | kHz  |
| Δfs                 | Switching Freq                             | uency Variation <sup>(12)</sup>  | -25°C < <sup>→</sup> , <                                                   |      | ±5   | ±10  | %    |
| D <sub>MAX</sub>    | Maximum Duty                               |                                  | $V_{CC}$ , $4V$ , $-B = V$                                                 | 61   | 67   | 73   | %    |
| D <sub>MIN</sub>    | Minimum Duty                               | Ratio                            | .cc. <sup>1</sup> 4V, V <sub>F</sub> = 0√                                  |      | 50   |      | %    |
| I <sub>FB</sub>     | Feedback Sour                              | ce Current                       | V <sub>FB</sub> =0                                                         | 0,   | 90   | 115  | μA   |
| V <sub>START</sub>  |                                            |                                  | $= 0V, V_{CC} S vec p$                                                     | 11   | 12   | 13   | V    |
| V <sub>STOP</sub>   | - UVLO Thresho                             | Id volt?                         | After Turn-On, $V_{FB} = 0V$                                               | 70   | 7.5  | 8.0  | V    |
| t <sub>S/S</sub>    | Internal Soft-St                           | art T. e                         | VGTR = 40V, VCC Sweep                                                      | 1    | 15   |      | ms   |
| VRECOMM             | Recomme led                                |                                  | C 2'                                                                       | 13   |      | 23   | V    |
| Burst-Mode          | e Ser                                      |                                  | KH 20                                                                      |      |      |      |      |
| VBURH               |                                            |                                  | N. Cr                                                                      | 0.45 | 0.50 | 0.55 | V    |
| VEURL               | Burst-Mo <sup>,</sup> Vo                   | Itage                            | V <sub>CC</sub> = 14V, V <sub>FB</sub> Sweep                               | 0.30 | 0.35 | 0.40 | V    |
| V <sub>HYS</sub>    | I.C                                        | REE                              |                                                                            |      | 150  |      | mV   |
| Pi ectio            | Section                                    | In Ch.                           |                                                                            |      |      |      |      |
|                     | Peak Drain Cu                              | rrent Limit                      | di/dt = 300mA/µs                                                           | 1.35 | 1.50 | 1.65 | Α    |
| V <sub>SD</sub>     | Shutdown Fee                               |                                  | V <sub>CC</sub> = 14V, V <sub>FB</sub> Sweep                               | 6.45 | 7.00 | 7.55 | V    |
|                     | Shutdown Dela                              | Current                          | V <sub>CC</sub> = 14V, V <sub>FB</sub> = 4V                                | 1.2  | 2.0  | 2.8  | μA   |
| <b>C</b> tLEB       | Leading-Edg +                              | Blanking Time <sup>(12,14)</sup> |                                                                            |      | 300  |      | ns   |
| V <sub>OVP</sub>    | Over-Voltage F                             |                                  | V <sub>CC</sub> Sweep                                                      | 23.0 | 24.5 | 26.0 | V    |
| t <sub>OSP</sub>    |                                            | Threshold Time                   | OSP Triggered when                                                         | 0.7  | 1.0  | 1.3  | μs   |
| V <sub>OSP</sub>    | Output-Short<br>Protection <sup>(12)</sup> | Threshold V <sub>FB</sub>        | t <sub>ON</sub> <t<sub>OSP &amp; V<sub>FB</sub>&gt;V<sub>OSP</sub></t<sub> | 1.8  | 2.0  | 2.2  | V    |
| t <sub>OSP_FB</sub> |                                            | V <sub>FB</sub> Blanking Time    | (Lasts Longer than t <sub>OSP_FB</sub> )                                   | 2.0  | 2.5  | 3.0  | μs   |
| TSD                 |                                            | <b>T</b> (12)                    | Shutdown Temperature                                                       | 125  | 135  | 145  | °C   |
| T <sub>HYS</sub>    | I hermal Shutd                             | own Temperature <sup>(12)</sup>  | Hysteresis                                                                 |      | 60   |      | °C   |

FSL146MRBN — Green-Mod Fairchild Power Switch (FPS™)

Continued on the following page...

## Electrical Characteristics (Continued)

 $T_J = 25^{\circ}C$  unless otherwise specified.

| Symbol             | Parameter                                                        | Conditions                                                                   | Min. | Тур. | Max. | Unit     |
|--------------------|------------------------------------------------------------------|------------------------------------------------------------------------------|------|------|------|----------|
| Total Devic        | e Section                                                        |                                                                              |      |      |      |          |
| I <sub>OP</sub>    | Operating Supply Current,<br>(Control Part in Burst Mode)        | $V_{CC} = 14V, V_{FB} = 0V$                                                  | 0.3  | 0.4  | 0.5  | mA       |
| I <sub>OPS</sub>   | Operating Switching Current,<br>(Control Part and SenseFET Part) | V <sub>CC</sub> = 14V, V <sub>FB</sub> = 2V                                  | 1.1  | 1.5  | 1.9  | mA       |
| I <sub>START</sub> | Start Current                                                    | V <sub>CC</sub> =11V (Before V <sub>CC</sub><br>Reaches V <sub>START</sub> ) | 85   | 120  | 155  | μA       |
| I <sub>CH</sub>    | Startup Charging Current                                         | $V_{CC} = V_{FB} = 0V$ , $V_{STR} = 40V$                                     | 0.7  | .0   | 1.3  | mA       |
| V <sub>STR</sub>   | Minimum V <sub>STR</sub> Supply Voltage                          | $V_{CC} = V_{FB} = 0V, V_{STR}$ Sweep                                        |      |      |      | <i>s</i> |

#### Comparison of FSFM260N and SL 16MK 'N

| V <sub>STR</sub>  | Minimum VSTR Supply Volta                                               | ge $V_{CC} = V_{FB} = 0V, V_{STR}$ | Sweep                                                                                      |
|-------------------|-------------------------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------|
| 13. Averag        | gh these parameters are guara<br>ge value.<br>cludes gate turn-on time. | anteed, they are not 100% teste    | I.E.V.                                                                                     |
| -                 | rison of FSFM260N ar                                                    |                                    | DED FOR MATION                                                                             |
| Function          |                                                                         | F5_146MH5N                         | Advantages of FSL146MRBN                                                                   |
| Operati<br>Currer | ng<br>nt mA                                                             | 0.4inA                             | Very is v standby power                                                                    |
| Power Bal         | lance ong t                                                             | Very Short t <sub>CLD</sub>        | The difference of input power betweer<br>the low and high input voltage is quite<br>small. |
| SDE               | NICE IS IS ASS                                                          | ENTATIVE                           |                                                                                            |
|                   |                                                                         |                                    |                                                                                            |
|                   |                                                                         |                                    |                                                                                            |
|                   | minonductor Corporation                                                 |                                    | www.fairch                                                                                 |





## **Functional Description**

**1. Startup:** At startup, an internal high-voltage current source supplies the internal bias and charges the external capacitor ( $C_{Vcc}$ ) connected to the  $V_{CC}$  pin, as illustrated in Figure 17. When  $V_{CC}$  reaches 12V, the FSL146MRBN begins switching and the internal high-voltage current source is disabled. The FSL146MRBN continues normal switching operation and the power is supplied from the auxiliary transformer winding unless  $V_{CC}$  goes below the stop voltage of 7.5V.



Figure 17. Startup Block

2. Soft-Start: The internal soft art circ t increases PWM comparator inverting input that the senseFET current, owly after in starts. The typical soft-start time is ms. The pull width to be power switching deviation ms. The pull width to be power switching deviation ms. The pull width to be power switching deviation ms. The pull width to be power switching deviation ms. The pull width to be power switching deviation ms. The pull width to be power switching deviation ms. The pull width to be power switching deviation ms. The pull width to be power switching deviation of the pull width to be power switching deviation and reduces stread to smoothly that former saturation and reduces stread on the secular didde during startup **3. Feedback Control**: This device employs Current-Mode control, as shown in Figure 18. An opto-coupler (such as the FOD817) and shunt regulator (such as the KA431) are typically used to implement the feedback network. Comparing the feedback voltage with the voltage across the  $R_{SENSE}$  resistor makes it possible to control the switching duty cycle. When the reference pin voltage of the shunt regulator exceeds the internal reference voltage of 2.5V, the opto-coupler LED current increases, pulling down the feedback voltage and reducing drain current. This typically occurs when the input voltage is increased or the order and is decreased.

**3.1 Pulse-by-Pulse C . ent Li.** 't: Be ause Current Mode control is empired the product through the SenseFET is mit, by the inverting input of the PWM comparator  $V_{FB}$  shown in Figure 18. Assuming it, 't the True current source flows only through the comparator  $CR + R = 27k\Omega$ , the comparator  $V_{FB}$  and  $CL + R = 27k\Omega$ , the comparator  $V_{FB}$  and  $CL + R = 27k\Omega$ , the comparator  $V_{FB}$  and  $CL + R = 27k\Omega$ , the comparator  $V_{FB}$  and  $CL + R = 27k\Omega$ . Since D1 is about 2.5V. Since D1 is about 2.5V, he maximum voltage of the cathode of D2 is comparator the voltage. Therefore, the coal-value of the current through the SenserET is limited.

**3.2 Leading-Edge Blanking (LEB)**: At the instant the internal SenseFET is turned on, a high-current spike usually occurs through the SenseFET, caused by prinary-side capacitance and secondary-side rectifier reverse recorery. Excessive voltage across the R<sub>SENSE</sub> resistor leads to incorrect feedback operation in the Current-Mode PWM control. To counter this effect, the leading-edge blanking (LEB) circuit inhibits the PWM comparator for t<sub>LEB</sub> (300ns) after the SenseFET is turned on.



4. Protection Circuits: The self-protective functions include: Overload Protection (OLP), Abnormal Over-Current Protection (AOCP), Output-Short Protection (OSP), Over-Voltage Protection (OVP), and Thermal Shutdown (TSD). All the protections are implemented as Auto Restart Mode. Once the fault condition is detected. switching is terminated and the SenseFET remains off. This causes  $V_{CC}$  to fall. When  $V_{CC}$  falls to the Under-Voltage Lockout (UVLO) stop voltage of 7.5V, the protection is reset and the startup circuit charges the V<sub>CC</sub> capacitor. When V<sub>CC</sub> reaches the start voltage of 12.0V, normal operation resumes. If the fault condition is not removed, the SenseFET remains off and  $V_{CC}$ drops to stop voltage again. In this manner, the Auto-Restart can alternately enable and disable the switching of the power SenseFET until the fault condition is eliminated. Because these protection circuits are fully integrated into the IC without external components, the reliability is improved without increasing cost.



Ov load Protection (CLP): Overload is defined load current exceeding its normal level due to as an unexpected abnormal event. In this situation, the protection circuit should trigger to protect the SMPS. Howe read in normal operation, the overload protection circuit can be triggered during load transition. To avoid this undesired operation, the overload protection circuit is designed to trigger only after a specified time to determine whether it is a transient situation or a true overload situation. Because of the pulse-by-pulse current-limit capability, the maximum peak current through the SenseFET is limited and, therefore, the maximum input power is restricted with a given input voltage. If the output consumes more than this maximum power, the output voltage (V<sub>OUT</sub>) decreases below the set voltage. This reduces the current through the opto-coupler LED, which also reduces the opto-coupler transistor current, thus increasing the feedback voltage (V<sub>FB</sub>). If V<sub>FB</sub> exceeds 2.5V, D1 is blocked and the 2.0µA current source starts to charge C<sub>FB</sub> slowly up. In this condition, V<sub>FB</sub> continues increasing until it reaches 7.0V, when the switching operation is terminated, as shown in Figure 20. The delay for shutdown is the time required to charge  $C_{FB}$  from 2.5V to 7.0V with 2.0µA. A 25 ~ 50ms delay is typical for most applications. This protection is implemented in Auto-Restart Mode.



al Over-Current Protection (AOCP): 4.2 \bns secol dary rectifier diodes or the 'he, the ti stormer pins are shorten, a steep current with excemely high di/dt car, how through the SenseFET during the minimum turn-on time Even though the FGL14CMRBN has overload protection, it is not enough to protect the FSL: 46MRBN in that abnormal case: since severe current stress is imposed on the SenseFET until QUP is triggered. The internal AOCP circuit is shown in Figure 21. When the gate turn-on signal is applied to the power SenseFET, the AOCP block is enabled and monitors the current through the sensing resistor. The voltage across the resistor is compared with a preset AOCP level. If the sensing resistor voltage is greater than the AOCP level, the set signal is applied to the S-R latch, resulting in the shutdown of the SMPS.





**4.3. Output-Short Protection (OSP)**: If the output is shorted, steep current with extremely high di/dt can flow through the SenseFET during the minimum turnon time. Such a steep current brings high-voltage stress on the drain of the SenseFET when turned off. OSP protects the device from this abnormal condition. It is comprised of detecting V<sub>FB</sub> and SenseFET turnon time. When the V<sub>FB</sub> is higher than 2.0V and the SenseFET turn-on time is lower than 1.0µs, this condition is recognized as an abnormal error and PWM switching shuts down until V<sub>CC</sub> reaches V<sub>START</sub> again. An abnormal condition output short is shown in Figure 22.



Figure 22. Output-Shor Prote for.

(د م): 析 the Over-Voltage 4.4 rotectic secondary-side feed ick circuit manunctions or a solder defect / Ds & openi , in the fee opeck path, the curren through upto-coupler transistor become alm \_ere Then VFF climes up in a similar menner, the over ad situation, forcing the preset .axii. mu remuse be supplied to the SMPS until the verloa pi ection is riggere. Escause nore ergy an required is provided to the subout, the ou voltage may exceed the rated voltage before the overload protection is triggered, resulting in the break jown of the devices in the secondary side. To proven this situation, an CVP circuit is employed. In denotal, the V<sub>CC</sub> is prepartional to the output voltage and the FSL146MRBN uses Vcc instead of directly monitoring the output voltage. If V<sub>CC</sub> exceeds 24.5V, an OVP circuit is triggered, resulting in the termination of the switching operation. To avoid undesired activation of OVP during normal operation, V<sub>CC</sub> should be designed to be below 24.5V.

**4.5 Thermal Shutdown (TSD)**: The SenseFET and the control IC on a die in one package make it easier for the control IC to detect the over temperature of the SenseFET. If the temperature exceeds ~135°C, the thermal shutdown is triggered and stops operation. The FSL146MRBN operates in Auto-Restart Mode until the temperature decreases to around 75°C, when normal operation resumes.

**5.** Soft Burst-Mode Operation: To minimize power dissipation in Standby Mode, the FSL146MRBN enters Burst-Mode operation. As the load decreases, the feedback voltage decreases. As shown in Figure 23, the device automatically enters Burst Mode when the feedback voltage drops below  $V_{BURL}$  (350mV). At this point, switching stops and the output voltages start to drop at a rate dependent on the standby current load. This causes the feedback voltage to rise. Once it passes  $V_{BURH}$  (500mV), switching resumes. The feedback voltage then falls and the process repeats. Burst Mode alternately enables and disables switching of the SenseFET, thereby reducing switching loss in Standby Mode.



Figure 23. Burst Mode Operation

**5. Random Frequency Fluctuation (RFF):** Fluctuating switching frequency of an SMPS can reduce EMI by spreading the energy over a wide frequency range. The amount of EMI reduction is directly related to the switching frequency variation, which is limited internally. The switching frequency is determined randomly by an external feedback voltage and internal free-running oscillator at every switching instant. RFF effectively scatters the EMI noise around typical switching frequency (67kHz) and can reduce the cost of the input filter used to meet EMI requirements (e.g. EN55022).





## **Typical Application Circuit**

| Application                 | Input Voltage Rated Output Rate |                           | Rated Power |
|-----------------------------|---------------------------------|---------------------------|-------------|
| LCD Monitor<br>Power Supply | 85 ~ 265V <sub>AC</sub>         | 5.0V (2A)<br>14.0V (1.2A) | 26.8W       |

### **Key Design Notes:**

- 1. The delay for overload protection is designed to be about 30ms with C105 (8.2nF). OLP time between 39ms (12nF) and 46ms (15nF) is recommended.
- The SMD-type capacitor (C106) must be placed as close as possible to the V<sub>CC</sub> pin to avoid malfunction by abrupt pulsating noises and to improve ESD and surge immunity. Capacitance between 100. and 220nF is recommended.





## Winding Specification

|                      |                            |              |      |                  | Bourner Tape |       |    |
|----------------------|----------------------------|--------------|------|------------------|--------------|-------|----|
|                      | Pin (S $\rightarrow$ F)    | Wire         | arns | Wi Hing Method   | <u> </u>     | BOT   | Ts |
| N <sub>p</sub> /2    | $3 \rightarrow 2$          | 0.25φ×1      | 2.   | Solenoia Winding |              | 2.0mm | 1  |
| Insulation: Polyeste | er Tape t = 0.025n         | nm, 2 L      |      | NIR              | SN           |       |    |
| N <sub>5V</sub>      | $7 \rightarrow 6$          | 0 <2 ("W)    | 3    | Solencia Winding | )            | 3.0mm | 1  |
| Insulation: Polyeste | er Tape t = 0.0. n         | nm, 2 yers   | 111  | A SIN            |              |       |    |
| Na                   | $\rightarrow 5$            | .2φ×1        | 8    | Solencia Winding | 4.0mm        | 3.0mm | 1  |
| Insulation: Polyes*  | Ta <sub>k</sub> t = 0.( 5n | nm, 2 Layers | 77   | 20               |              |       |    |
| N <sub>5V</sub>      | 8                          | ).4φ×2 (TIW) | 3    | Solenoid Winding |              | 3.0mm | 1  |
| Insulation: lyest    | er Ta et = 0.025n          | nm, 2 Layers | 111  |                  |              |       |    |
|                      | <u>10</u> → δ              | 0.4ආ×2 (TIW) | 5    | Solenoid Winding |              | 2.0mm | 1  |
| Ir. lation. olyest   | er Tape t - 0.025n         | nm 2 Lavers  |      |                  |              |       |    |
| N' 2                 | $2 \rightarrow 1$          | C 25φ×1      | 22   | Solenoid Winding |              | 2.0mm | 1  |
| Insulation: Polyeste | er Tape ، = 0.025;         | 1m, 2 Layers | •    |                  |              |       |    |

## **Electrical Characteristics**

|            | Pin | Specification | Remark               |
|------------|-----|---------------|----------------------|
| Inductance | 1-3 | 826μH ±6%     | 67kHz, 1V            |
| Leakage    | 1-3 | 15μH Maximum  | Short all other pins |

## **Core & Bobbin**

- Core: EER3016 (Ae=109.7mm<sup>2</sup>)
- Bobbin: EER3016

| Part #                                   | Value      | Note      | Part #      | Value        | Note                  |
|------------------------------------------|------------|-----------|-------------|--------------|-----------------------|
| L. L | Fuse       |           |             | Capacitor    | 1                     |
| F101                                     | 250V 2A    |           | C101        | 220nF / 275V | Box (Pilkor)          |
|                                          | NTC        |           | C102        | 150nF/275V   | Box (Pilkor)          |
| NTC101                                   | 5D-9       | DSC       | C103        | 100µF / 400V | Electrolytic (SamYoun |
|                                          | Resistor   |           | C104        | 3.3nF/630V   | Film (Sehwa)          |
| R101                                     | 1.5MΩ, J   | 1W        | C105        | 15nF / 100V  | Film (Sehwa)          |
| R103                                     | 43kΩ, J    | 1W        | C106        | 100nF        | SMD (2012)            |
| R201                                     | 1.5kΩ, F   | 1/4W, 1%  | C107        | 47µF / 50V   | ر SamYoun) ۲          |
| R202                                     | 1.0kΩ, F   | 1/4W, 1%  | C201        | 820µF / 2    | E. trolyti (SamYoun   |
| R203                                     | 18kΩ, F    | 1/4W, 1%  | C202        | 820µ 251/    | Eleu 👘 ເດ (Sam Youn   |
| R204                                     | 8kΩ, F     | 1/4W, 1%  | C203        |              | F ctrolytic (SamYoun  |
| R205                                     | 8kΩ, F     | 1/4W, 1%  | C204        |              | Electrolyito (SamYoun |
|                                          |            |           | C205        | 7nF 100V     | Film (Sehwa)          |
|                                          |            |           |             | 2.2nF / ¥2   | Y-cap (Samhwa)        |
|                                          | IC         |           |             | Inductor     | <u>e</u> , 0          |
| FPS                                      | FSL146MRBN | irchilo   | 101         | 120mH        | Line filter 0.5Ø      |
| IC201                                    | KA431LZ    | Fa_hild   | L201        | 5μι          | 5A Rating             |
| IC301                                    | FOD817B    | L ru 1    | L202        | 5µH          | 5A Rating             |
|                                          | Diode      |           | 11/10       | Transformer  |                       |
| D101                                     |            | Vishay    | T101        | 826µH        |                       |
| D102                                     | UF400-     | √isnay    | <u>v 0'</u> |              |                       |
| ZD101                                    | - IN-      | Visha,    | 1.5         |              |                       |
| D20.                                     | 3RF10H100  | Fairchild |             |              |                       |
| ?                                        | MBRF1000   | Fairchild | Ψ           |              |                       |
|                                          | G2SBA60 SH | ∿isnay    |             |              |                       |
|                                          | CK EN      | ER        |             |              |                       |
|                                          | PLES       |           |             |              |                       |
| OF                                       | ORI        |           |             |              |                       |
| 5                                        | OFT        |           |             |              |                       |
|                                          | K.         |           |             |              |                       |
|                                          |            |           |             |              |                       |
|                                          |            |           |             |              |                       |
|                                          |            |           |             |              |                       |
|                                          |            |           |             |              |                       |
|                                          |            |           |             |              |                       |
|                                          |            |           |             |              |                       |
|                                          |            |           |             |              |                       |
|                                          |            |           |             |              |                       |
|                                          |            |           |             |              |                       |





NOT RECONNENDED FOR MENDESIGN ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typical" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

© Semiconductor Components Industries, LLC