

Is Now Part of

OR NEW DESIGN

# **DN Semiconductor®**

# To learn more about ON Semiconductor, please visit our website at www.onsemi.com

Please note. As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="mailto:www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to <a href="mailto:Fairchild questions@onsemi.com">Fairchild questions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor data sheets and/or specifications can and do vary in different applications and safety requirements or standards, regardless of any support or application provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or unavteries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out or i, directly or indirectly, any claim of personal injury or death associated with such unintended or unauth

# FAIRCHILD

SEMICONDUCTOR

# FSDM1265RB Green Mode Fairchild Power Switch (FPS<sup>TM</sup>)

# Features

- Internal Avalanche Rugged Sense FET
- Advanced Burst-Mode operation that consumes less than 1 W at 240VAC and 0.5W load
- Precision Fixed Operating Frequency (66kHz)
- Internal Start-up Circuit
- Improved Pulse by Pulse Current Limiting
- Over-Voltage Protection (OVP)
- Over-Load Protection (OLP)
- Internal Thermal Shutdown Function (TSD)
- Auto-Restart Mode
- Under Voltage Lock Out (UVLO) with Hysteresis
- Low Operating Current (2.5mA)
- Built-in Soft Start

#### Application

- SMPS (Switch Mode Power Supplies) for LCD monitor and STB
- Adapter

#### Description

The FSDM1265RB is an integrated Pulse-Width Modulator (PWM) and a SenseFET which is specifically designed for high performance offline SMPS with minimal external components. This device is an integrated high-voltage power switching regulator which combines a rugged avalanche Sense FET with a current mode PWM control block. The PWM controller includes integrated fixed frequency oscillator, under-voltage lock out, leading edge blanking (LEB), optimized gate driver, internal soft-start, and precise current sources that are temperature compensated for loop compensation and self protection circultry. Compared with discrete MOSFET and PWM controller solution, it can reduce total cost, component count, size, and weight, while sinultaneously increasing efficiency, productivity, and system reliability. This device is a basic platform which is well suited for cost effective designs of flyback converters.

| OUTPUT POWER TABLE <sup>(4)</sup> |                             |                              |                             |                              |    |  |  |  |
|-----------------------------------|-----------------------------|------------------------------|-----------------------------|------------------------------|----|--|--|--|
|                                   | 230VAC                      | ±15% <sup>(3)</sup>          | 85-26                       | 5VAC                         |    |  |  |  |
| PRODUCT                           | Adapt-<br>er <sup>(1)</sup> | Open<br>Frame <sup>(2)</sup> | Adapt-<br>er <sup>(1)</sup> | Open<br>Frame <sup>(2)</sup> |    |  |  |  |
| FSDM0565RB                        | 60W                         | 70W                          | 50W                         | 60W                          | -> |  |  |  |
| FSDM0565RBI                       | 60W                         | <b>7</b> 0W                  | 50\W                        | 60W                          | 9  |  |  |  |
| FSDM07652RB                       | 70W                         | 80W                          | 60W                         | 70W                          |    |  |  |  |
| FSDM1265RB                        | 90W                         | 110W                         | 80'W                        | 90W                          |    |  |  |  |

#### Table 1. Maximum Output Power

#### Notes:

- 1. Typical continuous power in a non-ventilated enclosed adapter measured at 50°C ambient.
- Maximum practical continuous power in an open- frame design at 50°C ambient.
- 3. 230 VAC or 100/115 VAC with doubler.
- 4. The junction Temperature can limit the Maximum output power.

# Typical Circuit



Figure 1. Typical Flyback Application

# **Internal Block Diagram**





# **Pin Definitions**

| Pin Number | Pin Name | Pin Function Description                                                                                                                                                                                                                                                                                                                                  |
|------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | Drain    | This pin is the high voltage power Sense FET drain. It is designed to drive the transformer directly.                                                                                                                                                                                                                                                     |
| 2          | GND      | This pin is the control ground and the Sense FET source.                                                                                                                                                                                                                                                                                                  |
| 3          | Vcc      | This pin is the positive supply voltage input. During startup, the power is supplied<br>by an internal high voltage current source that is connected to the Vstr pin.<br>When Vcc reaches 12V, the internal high voltage current source is disabled and<br>the power is supplied from the auxiliary transformer winding.                                  |
| 4          | Vfb      | This pin is internally connected to the inverting input of the PWM comparator.<br>The collector of an opto-coupler is typically tied to this pin. For stable operation,<br>a capacitor should be placed between this pin and GND. Once the pin reaches<br>6.0V, the overload protection is activated resulting in the shutdown of the FPS <sup>TM</sup> . |
| 5          | N.C      |                                                                                                                                                                                                                                                                                                                                                           |
| 6          | Vstr     | This pin is connected directly to the high voltage DC link. At startup, the internal high voltage current source supplies internal bias and charges the external capacitor that is connected to the Vcc pin. Once Vcc reaches 12V, the internal current source is disabled.                                                                               |
| Pin Config | uration  | CONNENDED FORMATION<br>CONNENDED FORMATION                                                                                                                                                                                                                                                                                                                |
|            |          | RE THEU                                                                                                                                                                                                                                                                                                                                                   |

# **Pin Configuration**



Figure 3. Pin Configuration (Top View)

## **Absolute Maximum Ratings**

(Ta=25°C, unless otherwise specified)

| Parameter                                                        | Symbol | Value                       | Unit |
|------------------------------------------------------------------|--------|-----------------------------|------|
| Drain-source Voltage                                             | VDSS   | 650                         | V    |
| Vstr Max. Voltage                                                | VSTR   | 650                         | V    |
| Pulsed Drain Current (Tc=25°C) <sup>(1)</sup>                    | IDM    | 15.9                        | ADC  |
| Continuous Drain Current(Tc=25°C)                                |        | 5.3                         | A    |
| Continuous Drain Current(Tc=100°C)                               | ID     | 3.4                         | A    |
| Supply Voltage                                                   | Vcc    | 20                          | V    |
| Input Voltage Range                                              | VFB    | -0.3 to Vcc                 | V    |
| Total Power Dissipation<br>(Tc=25°C with Infinite Heat Sink)     | PD     | 50                          | ws   |
| Operating Junction Temperature                                   | Tj     | Internally limited          | °C   |
| Operating Ambient Temperature                                    | TA     | -25 to +85                  | °C   |
| Storage Temperature Range                                        | TSTG   | -55 to +150                 | °C   |
| ESD Capability, HBM Model (All Pins except for Vstr and Vfb)     |        | 2.0<br>(GND-Vstr/Vfb=1.5kV) | kV   |
| ESD Capability, Machine Model (All Pins except for Vstr and Vfb) |        | 300<br>(GND-Vstr/Vfb=225V)  | 2101 |

| except for Vstr and Vfb)                                                  |                    |            | (GND-Vstr/Vfb=225V) |      |  |  |  |
|---------------------------------------------------------------------------|--------------------|------------|---------------------|------|--|--|--|
| Notes:                                                                    |                    |            | 2 CON               |      |  |  |  |
| 1. Repetitive rating: Pulse width limited by maximum junction temperature |                    |            |                     |      |  |  |  |
| Thermal Impedance                                                         |                    |            |                     |      |  |  |  |
| Parameter                                                                 | Symbol             | Package    | Value               | Unit |  |  |  |
| Junction-to-Case Thermal                                                  | θJC <sup>(1)</sup> | TO-220F-6L | 2.5                 | °C/W |  |  |  |

Notes

1. infinite cooling condition - Refer to the SEMI G30-88.

# **Electrical Characteristics**

(Ta = 25°C unless otherwise specified)

入

| Parameter                            | Symbol             | Condition                                                | Min. | Тур. | Max. | Unit |
|--------------------------------------|--------------------|----------------------------------------------------------|------|------|------|------|
| Sense FET SECTION                    |                    |                                                          |      | •    |      |      |
| Drain-source breakdown voltage       | BVDSS              | $V_{GS} = 0V, I_{D} = 250 \mu A$                         | 650  | -    | -    | V    |
|                                      |                    | VDS = 650V, VGS = 0V                                     | -    | -    | 500  | μA   |
| Zero gate voltage drain current      | IDSS               | VDS= 520V<br>VGS = 0V, TC = 125°C                        | -    | -    | 500  | μA   |
| Static drain source on resistance    | RDS(ON)            | VGS = 10V, ID = 2.5A                                     | -    | 0.75 | 0.9  | Ω    |
| Output capacitance                   | Coss               | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 25V,<br>f = 1MHz |      | 78   | . 0  | ₽₽   |
| Turn-on delay time                   | T <sub>D(ON)</sub> |                                                          |      | 42   | -    |      |
| Rise time                            | TR                 | VDD= 325V, ID= 5A                                        | - 1  | 106  | -    | ns   |
| Turn-off delay time                  | TD(OFF)            |                                                          |      | 330  | -    | 115  |
| Fall time                            | TF                 |                                                          | -    | 110  | 0    |      |
| CONTROL SECTION                      |                    | DEL                                                      | 500  | N    |      |      |
| Initial frequency                    | Fosc               | VFB = 3V                                                 | 60   | 66   | 72   | kHz  |
| Voltage stability                    | FSTABLE            | 13V ≤ Vcc ≤ 18V                                          | 0    | 1    | 3    | %    |
| Temperature stability <sup>(1)</sup> | ΔFosc              | -25°C ≤ Ta ≤ 85°C                                        | 0    | ±5   | ±10  | %    |
| Maximum duty cycle                   | DimAX              | Por Ok                                                   | 77   | 82   | 87   | %    |
| Minimum duty cycle                   | DMIN               | EF-                                                      | -    | -    | 0    | %    |
| Start threshold voltage              | VSTART             | V <sub>FB</sub> =GND                                     | 11   | 12   | 13   | V    |
| Stop threshold voltage               | VSTOP              | VFB=GND                                                  | 7    | 8    | 9    | V    |
| Feedback source current              | IFB                | VFB=GND                                                  | 0.7  | 0.9  | 1.1  | mA   |
| Soft-start time                      | Ts                 | Vfb=3                                                    | -    | 10   | 15   | ms   |
| Leading edge blanking time           | TLEB               | -                                                        | -    | 250  | -    | ns   |
| BURST MODE SECTION                   |                    | •                                                        | -    |      | -    |      |
| Burst mode voltages <sup>(1)</sup>   | VBURH              | Vcc=14V                                                  | 0.3  | 0.38 | 0.46 | V    |
| Durst mode vonages '                 | VBURL              | Vcc=14V                                                  | 0.39 | 0.49 | 0.59 | V    |

### Electrical Characteristics (Continued)

(Ta = 25°C unless otherwise specified)

| IOVER<br>VOVP<br>TSD<br>VSD<br>IDELAY | V <sub>FB</sub> =5V, V <sub>CC</sub> =14V<br>-<br>V <sub>FB</sub> ≥ 5.5V<br>V <sub>FB</sub> =5V | 3.0<br>18<br>130<br>5.5<br>2.8 | 3.4<br>19<br>145<br>6.0<br>3.5                                                   | 3.8<br>20<br>160<br>6.5                              | A<br>V<br>°C<br>V                                    |
|---------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------|----------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|
| VOVP<br>TSD<br>VSD<br>IDELAY          | -<br>VFB ≥ 5.5V<br>VFB=5V                                                                       | 18<br>130<br>5.5               | 19<br>145<br>6.0                                                                 | 20<br>160<br>6.5                                     | ∨<br>°C                                              |
| TSD<br>VSD<br>IDELAY                  | VFB=5V                                                                                          | 130<br>5.5                     | 145<br>6.0                                                                       | 160<br>6.5                                           | °C                                                   |
| VSD<br>IDELAY                         | VFB=5V                                                                                          | 5.5                            | 6.0                                                                              | 6.5                                                  | °C<br>V                                              |
| IDELAY                                | VFB=5V                                                                                          |                                |                                                                                  |                                                      | V                                                    |
|                                       |                                                                                                 | 2.8                            | 3.5                                                                              | 10                                                   |                                                      |
| IOP                                   |                                                                                                 |                                |                                                                                  | 4.2                                                  | μA                                                   |
| IOP                                   |                                                                                                 |                                |                                                                                  | ~                                                    |                                                      |
|                                       | VFB=GND, VCC=14V                                                                                |                                |                                                                                  | 17                                                   |                                                      |
| IOP(MIN)                              | VFB=GND, VCC=10V                                                                                | 7 - ,                          | 2.5                                                                              | 5                                                    | mA                                                   |
| IOP(MAX)                              | VFB=GND, VCC=18V                                                                                | 12                             |                                                                                  |                                                      |                                                      |
|                                       | MALL YO INF                                                                                     |                                |                                                                                  |                                                      |                                                      |
| RENT                                  | AFOR                                                                                            |                                |                                                                                  |                                                      |                                                      |
| COV                                   | NE                                                                                              |                                |                                                                                  |                                                      |                                                      |
|                                       |                                                                                                 |                                |                                                                                  |                                                      |                                                      |
| ~ N 1'                                |                                                                                                 |                                |                                                                                  |                                                      |                                                      |
|                                       |                                                                                                 |                                |                                                                                  |                                                      |                                                      |
|                                       |                                                                                                 |                                |                                                                                  |                                                      |                                                      |
|                                       |                                                                                                 |                                |                                                                                  |                                                      |                                                      |
|                                       |                                                                                                 |                                |                                                                                  |                                                      |                                                      |
|                                       | the design level<br>rrent.<br>he control IC.                                                    |                                | the design level, are not tested in mass production.<br>rrent.<br>he control IC. | the design level, are not tested in mass production. | the design level, are not tested in mass production. |

# Comparison of FS6M12653RTC and FSDM1265RB

| Soft-Start       Adjustable soft-start<br>time using an<br>external capacitor       Typical Internal soft-<br>start of 10ms (fixed)       • Gradually increasing current limit<br>during soft-start reduces peak current<br>and voltage component stresses         Burst Mode Operation       • Built into controller<br>• Output voltage<br>drops to about half       • Built into controller<br>• Output voltage fixed       • Improves ight-load efficiency<br>• Reduces no-load consumption | time using an external capacitor       start of 10ms (fixed)       during soft-start reduces peak current and voltage component stresses         Burst Mode Operation       • Built into controller       • Built into controller       • Built into controller         • Output voltage drops to about half       • Built into controller       • Output voltage fixed       • Improves ight-load efficiency | Soft-Start           | FS6M12653RTC                       | FSDM1265RB | FSDM1265RB Advantages                                                                                                                                                                                                    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Output voltage drops to about half     Output voltage fixed     Reduces no-load consumption                                                                                                                                                                                                                                                                                                                                                                                                     | Output voltage<br>drops to about half     Output voltage fixed     Reduces no-load consumption                                                                                                                                                                                                                                                                                                                |                      | time using an                      |            | <ul> <li>during soft-start reduces peak current<br/>and voltage component stresses</li> <li>Eliminates external components used<br/>for soft-start in most applications</li> <li>Reduces or eliminates output</li> </ul> |
| CELSEASENTATIVE FOR INFO                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | CELSEASENTATIVE FOR INFO                                                                                                                                                                                                                                                                                                                                                                                      | Burst Mode Operation | <ul> <li>Output voltage</li> </ul> |            |                                                                                                                                                                                                                          |
| CELSEASENTATIVE FOR INFO                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | CELSEASENTATIVE FOR INFO                                                                                                                                                                                                                                                                                                                                                                                      |                      |                                    |            | IN DESIC                                                                                                                                                                                                                 |
| CELSEASENTATIVE FOR INFO                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | CELSEASENTATIVE FOR INFO                                                                                                                                                                                                                                                                                                                                                                                      |                      |                                    |            | EORMEN                                                                                                                                                                                                                   |
| CELSEASENTATIVE FOR INFO                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | CELSEASENTATIVE FOR INFO                                                                                                                                                                                                                                                                                                                                                                                      |                      |                                    | END        | ED Fonsell TION                                                                                                                                                                                                          |
| CE IS EASENTA.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | CE SEASENTA.                                                                                                                                                                                                                                                                                                                                                                                                  |                      |                                    |            |                                                                                                                                                                                                                          |
| -VICE PLEASENTIC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | IS DEVICE PLEASENTA                                                                                                                                                                                                                                                                                                                                                                                           |                      | 0                                  | SONNEYC    | 2 INFOR                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | IS DE REPKE                                                                                                                                                                                                                                                                                                                                                                                                   | S                    | C NOT RE                           | CONNE FOR  | 2 INFOR                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                               | IS DEVICE            | 13 ASKN                            | SONNE YOU  | 20. FOR                                                                                                                                                                                                                  |

## **Typical Performance Characteristics**

(These Characteristic Graphs are Normalized at Ta= 25°C)



Maximum Duty vs. Temperature

Feedback Source Current vs. Temperature

## Typical Performance Characteristics (Continued)

(These Characteristic Graphs are Normalized at Ta= 25°C)



Burst Mode Enable Voltage vs. Temperature

Burst Mode Disable Voltage vs. Temperature

# Typical Performance Characteristics (Continued)

(These Characteristic Graphs are Normalized at Ta= 25°C)



### **Functional Description**

Vcc

8V/12V

**1.** Star-tup: In previous generations of Fairchild Power Switches (FPS<sup>TM</sup>), the Vcc pin had an external start-up to the DC input voltage line. In the newer switches, the startup resistor is replaced by an internal high voltage current source. At startup, an internal high voltage current source supplies the internal bias and charges the external capacitor ( $C_{vcc}$ ) that is connected to the Vcc pin as illustrated in Figure 4. When the Vcc pin reaches 12V, the FSDM1265RB begins switching and the internal high voltage current source is disabled. Then, the FSDM1265RB continues its normal switching operation and the power is supplied from the auxiliary transformer winding unless Vcc goes below the stop voltage of 8V.

V<sub>DC</sub>

6

Vref

Internal Bias

I<sub>start</sub>

**2.1 Pulse-by-pulse current limit**: Because current mode control is employed, the peak current through the Sense-FET is limited by the inverting input of PWM comparator (Vfb\*) as shown in Figure 5. Assuming that the 0.9mA current source flows only through the internal resistor (2.5R +R= 2.8 k $\Omega$ ), the cathode voltage of diode D2 is about 2.5V. Since D1 is blocked when the feedback voltage (Vfb) exceeds 2.5V, the maximum voltage of the cathode of D2 is clamped at this voltage, thus clamping Vfb\*. Therefore, the peak value of the current through the Sense FET is limited.

**2.2 Leading edge blanking** (LEE). When the internal Sense FET is turned on, usually the reverse recovery of the primary-side capacitance and the secondary-side rectifier causes a high current spike through the SenseFET. causes Excessive voltage across the Rsense resistor can lead to incorrect feedback operation in the current mode PWM control. To counter this effect, the FSDM1265RB employs a leading edge blanking (LEB) circuit. This circuit inhibits the PWM comparator for a short time (TLEB) after the SenseFET is turned on.



Figure 5. Pulse width modulation (PWM) circuit

3. Protection Circuit: The FSDM1265RB has several self protective functions such as overload protection (OLP), over voltage protection (OVP) and thermal shutdown (TSD). Because these protection circuits are fully integrated into the IC without external components, the reliability can be improved without increasing cost. Once the fault condition occurs, switching is terminated and the SenseFET remains off. This causes Vcc to fall. When Vcc reaches the UVLO stop voltage (8V), the protection is reset and the internal high voltage current source charges the Vcc capacitor via the Vstr pin. When the Vcc reaches the UVLO start voltage (12 V), the FSDM1265RB resumes its normal operation. Thus, the auto-restart alternately enables and disables the switching of the power SenseFET until the fault condition is eliminated (see Figure 6).

**2. Feedback Control:** FSDM1265RB employs current mode control, as shown in Figure 5. An opto-coupler (such as the H11A817A) and shunt regulator (such as the KA431) are typically used to implement the feedback network. Comparing the feedback voltage with the voltage across the Rsense resistor in addition to the offset voltage makes it possible to control the switching duty cycle. When the reference pin voltage of the KA431 exceeds the internal reference voltage of 2.5V, the H11A817A LED current increases, thereby pulling down the feedback voltage and reducing the duty cycle. Typically this happens when the input voltage is increased or the output load is decreased.

/cc good

Figure 4. internal startup circuit



Figure 6. Auto Restart Operation

**3.1 Over Load Protection (OLP):** Overload occurs when the load current exceeds a pre-set level due to an inexpected event. The protection circuit (OLP) is activated to protect the SMPS. However, even when the SMPS is operating normally, the OLP circuit can become activate during the load transition. To avoid this undesired operation, the CLP circuit is designed to become activate after a specified time to determine whether it is in a transient or an overload mode. Because of the pulse-by-pulse current limit capability, the maximum beak current through the SenseFET is limited, and therefore the maximum input power is restricted with a given input voltage. If the output consumes beyond this maximum power, the output voltage (Vo) decreases below the set voltage. This reduces the current through the opto-coupler LED, which also reduces the opto-coupler transistor current, thus increasing the feedback voltage

(Vfb). If Vfb exceeds 2.5V D1 is blocked and the 3.5uA current source slowly starts to charge CB up to Vcc. In this condition, Vfb continues increasing until it reaches 6V. Then the switching operation terminates as shown in Figure 7. The delay time for shutdown is the time required to charge CB from 2.5V to 6.0V with 3.5uA. In general, a  $10 \sim 50$  ms delay is typical for most applications.



3.2 Over voltage Protection (OVP): If the secondary side feedback circuit malfunctions or a solder defect causes an open in the feedback path, the current through the opto-coupler transistor becomes almost zero. Then, Vfb climbs up in a similar manner to the over load situation forcing the pre-set maximum current to be supplied to the SMPS until the OLP is activated. Because more energy than required is provided to the output, the output voltage may exceed the rated voltage before the OLP is activated, resulting in the breakdown of the devices in the secondary side. In order to prevent this situation, an OVP circuit is used. Generally, Vcc is proportional to the output voltage and the FSDM1265RB uses Vcc instead of directly monitoring the output voltage. If VCC exceeds 19V, an OVP circuit is activated resulting in the termination of the switching operation. In order to avoid undesired activation of OVP during normal operation, Vcc should be designed to be below 19V.

**3.3 Thermal Shutdown (TSD):** The SenseFET and the control IC are built in one package making it easy for the control IC to detect the heat generated by the SenseFET. When the temperature exceeds approximately 150°C, the thermal shutdown is activated.

**4. Soft Start:** The FSDM1265RB has an internal soft-start circuit, which increases the PWM comparator and slowly inverts the input voltage together with the SenseFET current, after it starts up. The typical soft-start time is 10ms, The pulse width to the power switching device is progressively increased to establish the correct working conditions for transformers, inductors, and capacitors. The voltage on the output capacitors is progressively increased to smoothly establish the required output voltage. This also helps prevent transformer saturation and reduce the stress on the secondary diode during startup.

**5. Burst operation:** To minimize power dissipation in the standby mode, the FSDM1265RB enters burst mode operation. As the load decreases, the feedback voltage decreases. As shown

in Figure 8, the device automatically enters burst mode when the feedback voltage drops below  $V_{BURL}(380mV)$ . At this point switching stops and the output voltages start to drop at a rate dependent on the standby current load. This causes the feedback voltage to rise. Once it passes  $V_{BURH}(490mV)$ , switching resumes. The feedback voltage then falls and the process repeats. Burst mode operation alternately enables and disables switching of the power SenseFET, thereby reducing switching loss in the Standby mode.



# **Typical Application Circuit**

| Application | Output Power | Input Voltage   | Output Voltage (Max. Current) |
|-------------|--------------|-----------------|-------------------------------|
| LCD Monitor | 62W          | Universal input | 5V (4.0A)                     |
|             | 02 VV        | (85-265Vac)     | 12V (3.5A)                    |

#### **Features**

- High efficiency (>81% at 85Vac input)
- Low zero-load power consumption (<300mW at 240Vac input)
- Low standby-mode power consumption (<800mW at 240Vac input and 0.3W load)
- Low component count
- Enhanced system reliability through several protection functions
- Internal soft-start (10ms) ٠

### **Key Design Notes**

- Resistors R102 and R105 are employed to prevent start-up at low input voltage. After start-up, there is no power loss in these resistors since the start-up pin is internally disconnected after start-up.
- The delay time for OLP is designed to be about 50ms with C106 of 47nF. If you require a faster triggering of OLP, reduce • the C106 to 10nF.

ESIGN

Zener diode ZD102 is used for a safety test such as UL. When the drain pin and feedback pin are shorted, the zener diode fails and remains short, which causes the fuse (F1) to blow and prevents explosion of the opto-complet (IC301). The zener JRONS diode also increases immunity against a line surge.

#### 1. Schematic



#### 2. Transformer Schematic Diagram



#### **3.Winding Specification**

| 3.Winding \$ | Specification            | 4<br>N <sub>a</sub> 5       | 7 N <sub>5V</sub> | R NEW DESIGN     |
|--------------|--------------------------|-----------------------------|-------------------|------------------|
| No           | Pin (s→f)                | Wire                        | Turns             | Winding Method   |
| Na           | $4 \rightarrow 5$        | 0.2 <sup>¢</sup> × 1        | 8                 | Center Winding   |
| Insulation:  | Polyester Tape t = 0.05  | 0mm, 2Layers                |                   | O'NA'            |
| Np/2         | $2 \rightarrow 1$        | $0.4^{\circ} \times 1$      | 18                | Solenoid Winding |
| Insulation:  | Polyester Tape t = 0.05  | 0mm, 2Layers                | N.10              | .20              |
| N12V         | $10 \rightarrow 8$       | 0.3 <sup>\(\vee\)</sup> × 3 | 7                 | Center Winding   |
| Insulation:  | Polyester Tape t = 0.05  | 0mm, 2Layers                | C' 2              |                  |
| N5V          | $7 \rightarrow 6$        | 0.3 <sup>6</sup> × 3        | - 3               | Center Winding   |
| Insulation:  | Polyester Tape t = 0.05  | 0mm, 2Layers                |                   |                  |
| Np/2         | 3-2                      | 0.4 <sup>o</sup> ×1         | 18                | Solenoid Winding |
| Outer Insu   | lation: Polyester Tape t | = 0.050mm, 2Layers          |                   |                  |

## **4.Electrical Characteristics**

| NS RE              | Pin   | Specifications | Remarks                   |
|--------------------|-------|----------------|---------------------------|
| Inductance         | 1 - 3 | 420uH ± 10%    | 100kHz, 1V                |
| Leakage Inductance | 1 - 3 | 10uH Max.      | 2 <sup>nd</sup> all short |

ESEN

#### 5. Core & Bobbin

Core: EER 3016 Bobbin: EER3016 Ae(mm2): 96

#### 6.Demo Circuit Part List

| Part  | Value        | Note                   | Part  | Value         | Note                         |
|-------|--------------|------------------------|-------|---------------|------------------------------|
|       | Fus          | se                     | C301  | 4.7nF         | Polyester Film Cap.          |
| F101  | 2A/250V      |                        |       |               |                              |
|       | NT           | C                      |       | Indu          | ctor                         |
| RT101 | 5D-9         |                        | L201  | 5uH           | Wire 1.2mm                   |
|       | Resis        | stor                   | L202  | 5uH           | Wire 1.2mm                   |
| R101  | 560K         | 1W                     |       |               |                              |
| R102  | 30K          | 1/4W                   |       |               |                              |
| R103  | 56K          | 2W                     |       |               |                              |
| R104  | 5            | 1/4W                   |       | Dio           | de                           |
| R105  | 40K          | 1/4W                   | D101  | UF4007        |                              |
| R201  | 1K           | 1/4W                   | D102  | TVR10G        |                              |
| R202  | 1.2K         | 1/4W                   | D201  | MBRF1045      | NE                           |
| R203  | 12K          | 1/4W                   | D202  | MBRF10100     | 2                            |
| R204  | 10K          | 1/4W                   | ZD101 | Zener Diode   | 22V                          |
| R205  | 10K          | 1/4W                   | ZD102 | Zener Diode   | 10V                          |
|       |              |                        |       | Bridge        | Diode                        |
|       |              |                        | BD101 | 2KBP06M 3N257 | Bridge Diode                 |
|       | Capad        | citor                  |       |               | )                            |
| C101  | 220nF/275VAC | Box Capacitor          |       | Line I        | Filter                       |
| C102  | 220nF/275VAC | Box Capacitor          | LF101 | 23mH          | Wire 0.4mm                   |
| C103  | 200uF/400∨   | Electrolytic Capacitor |       | Ю             | ;                            |
| C104  | 2.2nF/1kV    | Ceramic Capacitor      | IC101 | FSDM1265RB    | FPS <sup>TM</sup> (12A,650V) |
| C105  | 47uF/50∨     | Electrolytic Capacitor | IC201 | KA431(TL431)  | Voltage reference            |
| C106  | 47nF/50V     | Ceramic Capacitor      | IC301 | H11A817A      | Opto-coupler                 |
| C201  | 1000uF/25V   | Electrolytic Capacitor |       |               |                              |
| C202  | 1000uF/25V   | Electrolytic Capacitor |       |               |                              |
| C203  | 1000uF/10V   | Electrolytic Capacitor |       |               |                              |
| C204  | 1000uF/10V   | Electrolytic Capacitor |       |               |                              |
| C205  | 47nF/50V     | Ceramic Capacitor      |       |               |                              |
| C205  | 47nF/50V     | Ceramic Capacitor      |       |               |                              |

#### 7. Layout



Figure 9. Layout Considerations for FSDi41265RB



Figure 10. Layout Considerations for FSDM1265RB

# **Package Dimensions**



# **Ordering Information**

| FSDM1265RBWDTU         TO-220F-6L(Forming)         DM1265RB         650V         0.9 Ω | Product Number | Package             | Marking Code | BVdss | Rds(on)Max |
|----------------------------------------------------------------------------------------|----------------|---------------------|--------------|-------|------------|
|                                                                                        | FSDM1265RBWDTU | TO-220F-6L(Forming) | DM1265RB     | 650V  | 0.9 Ω      |

WDTu: Forming Type



#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

ATIVE FOR INFORMA

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

JEW DESIGN

EN E

ON Semiconductor and ware trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typical" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

OT RECONNERVOUR OR MENDE SENTATIVE FOR INFORMATION SENTATIVE FOR INFORMATION

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

© Semiconductor Components Industries, LLC

NEW DESIGN