NOTE 4

NOTE 5

20

Α

e

В

NOTE 5 TOP D

Н Н

// 0.10 C

1.00

RECOMMENDED MOUNTING FOOTPRINT For additional information on our Pb-Free strategy and soldering details, please download the DN Seniconductor Soldering and Mounting Techniques Reference Manual SDLDERRM/D.

**PITCH** 

VIEW

SIDE VIEW

NITE 4

△ 0.10 C A-B

PIN ONE INDICATOR

NOTE 7

E1

Δ1

20X 0.53

NOTE 6

## SOIC20 NB LESS PIN 17 & 19 CASE 751EZ

D

□ 0.20 C

SEATING PLANE

**⊕** 0.25**M** C A-B D

0.10 C

**DATE 23 SEP 2019** 



- CONTROLLING DIMENSION: MILLIMETERS
- DIMENSION & DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.10 TOTAL IN EXCESS OF "b" DIMENSION. DIMENSION b APPLIES TO THE FLAT PORTION OF THE LEAD AND SHALL BE MEASURED BETWEEN 0.13 AND 0.25 FROM THE TIP.
- DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS BUT DO INCLUDE MOLD MISMATCH. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 mm PER SIDE. DIMENSIONS D AND E1 ARE DETERMINED AT DATUM H.
- DATUMS A AND B ARE TO BE DETERMINED AT DATUM H.
- A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY.
- CHAMFER FEATURE IS OPTIONAL. IF NOT PRESENT, THEN A PIN ONE IDENTIFIER MUST BE LOCATED IN THIS AREA.



|     | MILLIMETERS |      |       |
|-----|-------------|------|-------|
| DIM | MIN.        | NDM. | MAX.  |
| Α   |             |      | 1.70  |
| A1  | 0.00        |      | 0.20  |
| b   | 0.31        | 0.41 | 0.51  |
| c   | 0.10        | 0.20 | 0.25  |
| D   | 9.80        | 9.90 | 10.00 |
| Ε   | 5.90        | 6.00 | 6.10  |
| E1  | 3.80        | 3.90 | 4.00  |
| e   | 1.00 BSC    |      |       |
| h   | 0.25        |      | 0.50  |
| L   | 0.40        |      | 0.85  |
| L2  | 0.25 REF    |      |       |
| М   | 0*          |      | 8*    |



DETAIL A

## ISSUE O

○ 0.10 C A-B

Ē

10

-20X b

20X 0.85

6.30

**GENERIC MARKING DIAGRAM\*** 



XXXXX = Specific Device Code

= Assembly Location WL = Wafer Lot YY = Year

WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

Electronic versions are uncontrolled except when accessed directly from the Document Repository. **DOCUMENT NUMBER:** 98AON12136H Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. SOIC20 NB LESS PIN 17 & 19 **DESCRIPTION: PAGE 1 OF 1** 

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.