# Mini Buck Converter for RF Power Amplifiers

The NCP6360, a PWM synchronous step-down DC-to-DC converter, is optimized for supplying RF Power Amplifiers (PAs) used into 3G/4G wireless systems (Mobile/ Smart Phones, Phablets, Tablets, ...) powered by single-cell Lithium-Ion batteries. The device is able to deliver up to 800 mA. The output voltage is monitorable from 0.6 V to 3.4 V by an analog control pin VCON. The analog control allows dynamically optimizing the RF Power Amplifier's efficiency during a communication while for example in roaming situation with as a benefit an increased talk time. Also at light load for optimizing the DC-to-DC converter efficiency, the NCP6360 enters automatically in a PFM mode and operates in a slower switching frequency corresponding to a reduced quiescent current in regards to the PWM mode for which the device operates at a switching frequency of 6 MHz. Synchronous rectification offers improved system efficiency. The NCP6360 is available in a space saving, low profile 1.5 x 1.0 mm CSP-6 package.

#### **Features**

- Input Voltage from 2.7 V to 5.5 V for Battery Powered Applications
- Adjustable Output Voltage (0.6 V to 3.4 V)
- 6 MHz Switching Frequency
- Uses 470 nH Inductor and 4.7 μF Capacitor for Optimized Footprint and Solution Thickness
- PFM /PWM Automatic Mode Change for High Efficiency
- Low 30 μA Quiescent Current
- Thermal Protections to Avoid Damage of the IC
- Small 1.5 x 1.0 mm / 0.5 mm Pitch CSP Package
- This is a Pb-Free Device

#### **Typical Applications**

• 3G / 4G Wireless Systems, Smart Phones, Phablets and Webtablets



Figure 1. NCP6360 Block Diagram



#### ON Semiconductor®

www.onsemi.com



WLCSP6, 1.00x1.50 CASE 568AN

#### **MARKING DIAGRAM**



A = Assembly Location

Y = Year

W = Work Week

= Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

See detailed ordering, marking and shipping information on page 16 of this data sheet.



Figure 2. Typical Application



Figure 3. Pin Out (Top View)

#### **PIN FUNCTION DESCRIPTION**

| Pin | Name      | Туре            | Description                                                                                                                                                                                                                                                                                 |
|-----|-----------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1  | EN        | Input           | Enable Control. Active high will enable the part. There is an internal pull down resistor on this pin.                                                                                                                                                                                      |
| A2  | $PV_{IN}$ | Power<br>Input  | DC–DC Power Supply. This pin must be decoupled to ground by a 10 $\mu$ F and 1 $\mu$ F ceramic capacitors. These capacitors should be placed as close as possible to this pin.                                                                                                              |
| B1  | VCON      | Input           | Voltage Control Analog Input. This pin controls the output voltage. It must be shielded to protect against noise. V <sub>OUT</sub> = 2.5 x VCON                                                                                                                                             |
| B2  | SW        | Power<br>Output | DC-DC Switch Power. This pin connects the power transistors to one end of the inductor. Typical application (6 MHz) uses 0.470 µH inductor; refer to application section for more information.                                                                                              |
| C1  | FB        | Power<br>Input  | DC-DC Feedback Voltage. Must be connected to the output capacitor positive terminal. This is the input of the error amplifier.                                                                                                                                                              |
| C2  | PGND      | Ground          | DC-DC Power Ground. This pin is the power ground and carries high switching current. High quality ground must be provided to prevent noise spikes. To avoid high-density current flow in a limited PCB track, a local ground plane that connects all power grounds together is recommended. |

#### **MAXIMUM RATINGS**

| Rating                                           |                                        | Symbol            | Value                                  | Unit    |
|--------------------------------------------------|----------------------------------------|-------------------|----------------------------------------|---------|
| Analog and power pins: PV <sub>IN</sub> , SW, FB |                                        | V <sub>A</sub>    | -0.3 to + 7.0                          | V       |
| VCON pin                                         |                                        | V <sub>VCON</sub> | $-0.3 \text{ to} + V_A + 0.3 \le +7.0$ | V       |
| Digital pin: EN: (Note 3)                        | Input Voltage<br>Input Current         | V <sub>DG</sub>   | $-0.3$ to $V_A + 0.3 \le 7.0$          | V<br>mA |
| Operating Ambient Temperature Range              |                                        | T <sub>A</sub>    | -40 to +85                             | °C      |
| Operating Junction Temperature Range (Note 1)    |                                        | TJ                | -40 to +125                            | °C      |
| Storage Temperature Range                        |                                        | T <sub>STG</sub>  | -65 to + 150                           | °C      |
| Maximum Junction Temperature                     |                                        | T <sub>JMAX</sub> | -40 to +150                            | °C      |
| Thermal Resistance Junction-to-Ambient (Note 2)  |                                        | $R_{	heta JA}$    | 85                                     | °C/W    |
|                                                  | Human Body Model<br>arged Device Model | HBM<br>CDM        | 2.0<br>1.5                             | kV      |
| Moisture Sensitivity (Note 4)                    |                                        | MSL               | Level 1                                |         |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality

- stresses exceeding those listed in the Maximum Hatings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

  1. The thermal shutdown set to 165°C (typical) avoids potential irreversible damage on the device due to power dissipation.

  2. The Junction–to–Ambient thermal resistance is a function of Printed Circuit Board (PCB) layout and application. This data is measured using 4–layer PCBs (2s2p). For a given ambient temperature T<sub>A</sub> it has to be pay attention to not exceed the max junction temperature T<sub>JMAX</sub>.

  3. Human Body Model per JESD22–A114, Charge Device Model per JESD22–C101.

  4. Moisture Sensitivity Level (MSL): 1 per IPC/JEDEC standard: J–STD–020A.

#### **OPERATING CONDITIONS**

| Symbol           | Parameter                                    | Conditions                  | Min | Тур  | Max | Unit |
|------------------|----------------------------------------------|-----------------------------|-----|------|-----|------|
| PV <sub>IN</sub> | Power Supply (Note 5)                        |                             | 2.7 |      | 5.5 | V    |
| L                | Inductor for DCDC converter (Note 6)         | F = 6 MHz                   |     | 0.47 |     | μΗ   |
| Co               | Output Capacitor for DCDC Converter (Note 6) | F = 6 MHz, L = 0.47 $\mu$ H | 4.7 | _    | 33  | μF   |
| Co               | Output Capacitor for DCDC Converter (Note 6) | F = 6 MHz, L = 0.33 $\mu$ H | 33  | _    | 220 | μF   |
| Cin              | Input Capacitor for DCDC Converter (Note 6)  |                             | 4.7 | 10   |     | μF   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

- 5. Operation above 5.5 V input voltage for extended period may affect device reliability.
- 6. Including de-ratings (refer to application information section of this document for further details)

#### **ELECTRICAL CHARACTERISTICS**

Min and Max Limits apply for  $T_J$  up to +125°C unless otherwise specified.  $PV_{IN} = 3.6 \text{ V}$  (Unless otherwise noted). Typical values are referenced to  $T_A = +25^{\circ}C$  and default configuration

| Symbol               | Parameter                                           | Conditions                                                                                                        | Min       | Тур | Max       | Unit    |
|----------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------|-----|-----------|---------|
| SUPPLY CUR           | RENT: PIN PV <sub>IN</sub>                          |                                                                                                                   |           |     |           |         |
| ΙQ                   | Operating quiescent current                         | DCDC on – no load – no<br>switching, EN = High<br>T <sub>A</sub> = up to +85°C<br>PVIN = 2.7 V to 5.5 V           |           | 30  | 50        | μΑ      |
| I <sub>SLEEP</sub>   | Product sleep mode current                          | $PV_{IN} = 5.5 \text{ V}$ $V_{CON} < 0.1 \text{ V, EN} = \text{High}$ $T_{A} = \text{up to } +85^{\circ}\text{C}$ |           | 25  | 60        | μΑ      |
| I <sub>OFF</sub>     | Product off current                                 | EN = Low<br>PV <sub>IN</sub> = 4.6 V<br>T <sub>A</sub> = up to +85°C                                              |           | 0.7 | 2.0       | μΑ      |
| DCDC CONVI           | ERTER                                               |                                                                                                                   |           |     |           |         |
| $PV_{IN}$            | Input Voltage Range (Note 7)                        |                                                                                                                   | 2.7       |     | 5.5       | V       |
| V <sub>OUT_MIN</sub> | Minimum Output Voltage (Note 8)                     | V <sub>CON</sub> = 0.24 V                                                                                         | 0.55      | 0.6 | 0.65      | V       |
| V <sub>OUT_MAX</sub> | Maximum Output Voltage (Note 8)                     | V <sub>CON</sub> = 1.36 V                                                                                         | 3.30      | 3.4 | 3.50      | V       |
| Gain                 | V <sub>CON</sub> to V <sub>OUT</sub> Gain (Note 10) |                                                                                                                   |           | 2.5 |           | V/V     |
| V <sub>OUT_ACC</sub> | V <sub>OUT</sub> Accuracy (Note 10)                 | Ideal = 2.5 x V <sub>CON</sub>                                                                                    | -50<br>-3 |     | +50<br>+3 | mV<br>% |
| F <sub>SW</sub>      | Switching Frequency (Note 9)                        |                                                                                                                   | 5.4       | 6.0 | 6.6       | MHz     |
| R <sub>ONHS</sub>    | P-Channel MOSFET On Resistance                      | From PV <sub>IN</sub> to SW                                                                                       |           | 168 |           | mΩ      |
| R <sub>ONLS</sub>    | N-Channel MOSFET On Resistance                      | From SW1 to PGND                                                                                                  |           | 78  |           | mΩ      |
| I <sub>PKHS</sub>    | Peak Inductor Current PMOS                          |                                                                                                                   |           | 1.5 |           | Α       |
| DC <sub>MAX</sub>    | Maximum Duty Cycle (Note 10)                        |                                                                                                                   |           | 100 |           | %       |
| η                    | Efficiency (Note 10)                                | PV <sub>IN</sub> = 3.6 V, V <sub>OUT</sub> = 0.8 V<br>I <sub>OUT</sub> = 10 mA, PFM mode                          |           | 82  |           | %       |
|                      |                                                     | $PV_{IN}$ = 3.6 V, $V_{OUT}$ = 1.8 V $I_{OUT}$ = 300 mA, PWM mode                                                 |           | 90  |           | %       |
|                      |                                                     | PV <sub>IN</sub> = 3.9 V, V <sub>OUT</sub> = 3.3 V<br>I <sub>OUT</sub> = 300 mA, PWM mode                         |           | 94  |           | %       |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

- Operation above 5.5 V input voltage for extended periods may affect device reliability.
   Device tested under closed-loop conditions at PVIN = 4.0 V with VOUT\_MIN and VOUT\_MAX in line with VOUT accuracy specification.
- 9. Tested at 6 MHz / 48.
- 10. Guaranteed by design and characterized.

#### **ELECTRICAL CHARACTERISTICS**

Min and Max Limits apply for  $T_J$  up to +125°C unless otherwise specified.  $PV_{IN}$  = 3.6 V (Unless otherwise noted). Typical values are referenced to  $T_A$  = +25°C and default configuration

| Symbol              | Parameter                                                                            | Conditions                                                                                                                         | Min | Тур  | Max | Unit             |
|---------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------------------|
| DCDC CONV           | ERTER                                                                                | •                                                                                                                                  | •   | •    | •   |                  |
| LINE <sub>TR</sub>  | Line Transient Response (Note 10)                                                    | $PV_{IN} = 3.6 \text{ V to } 4.2 \text{ V}$<br>$I_{OUT} = 100 \text{ mA}, V_{OUT} = 0.8 \text{ V}$<br>$T_R = T_F = 10 \mu\text{s}$ |     | 50   |     | mV <sub>pk</sub> |
| LOAD <sub>TR</sub>  | Load Transient Response (Note 10)                                                    | $PV_{IN}$ = 3.1 V / 3.6 V / 4.5 V $I_{OUT}$ = 50 to 150 mA $T_R$ = $T_F$ = 0.1 μs                                                  |     | 50   |     | mV <sub>pk</sub> |
| EN                  |                                                                                      |                                                                                                                                    |     |      |     |                  |
| V <sub>IH</sub>     | Positive Going Input High Voltage<br>Threshold                                       |                                                                                                                                    | 1.1 |      |     | V                |
| V <sub>IL</sub>     | Negative Going Input Low Voltage<br>Threshold                                        |                                                                                                                                    |     |      | 0.4 | V                |
| TOTAL DEVI          | CE                                                                                   |                                                                                                                                    |     |      |     |                  |
| I <sub>OUTMAX</sub> | PWM mode (Note 10)                                                                   |                                                                                                                                    | 800 |      |     | mA               |
| T <sub>VCON</sub>   | V <sub>OUT</sub> step rise time from 0.6 V to 3.4 V to reach 3.26 V (Note 10)        | $PV_{IN} = 3.6$ V, $V_{OUT} = 0.6$ V to 3.4 V, $C_{OUT} = 4.7$ μF, $R_L = 10$ Ω, $T_{R\_VCON} < 1$ μs                              |     |      | 25  | μs               |
|                     | V <sub>OUT</sub> step fall time from 3.4 V to 0.6 V to reach 0.74 V (Note 10)        | $PV_{IN} = 3.6$ V, $V_{OUT} = 3.4$ V to 0.6 V, $C_{OUT} = 4.7$ μF, $R_L = 10$ Ω, $T_{F\_VCON} < 1$ μs                              |     |      | 25  | μs               |
| T <sub>START</sub>  | Soft-Start Time (Time from EN transitions from Low to High to 90% of Output Voltage) | $PV_{IN} = 4.2 \text{ V, } C_{OUT} = 4.7 \mu\text{F,}$ $V_{OUT} = 3.4 \text{ V, no load}$                                          |     | 100  | 140 | μs               |
| T <sub>SP_en</sub>  | Sleep mode Enter Time (Note 10)                                                      | Vcon < 75 mV                                                                                                                       |     | 4.0  |     | μs               |
| T <sub>SP_ex</sub>  | Sleep mode Exit Time (Note 10)                                                       | Vcon > 75 mV                                                                                                                       |     | 5.0  |     | μs               |
| V <sub>UVLO</sub>   | Under Voltage Lockout                                                                | PV <sub>IN</sub> falling                                                                                                           |     | 2.35 | 2.5 | V                |
| V <sub>UVLOH</sub>  | Under Voltage Lockout Hysteresis                                                     | PV <sub>IN</sub> rising – PV <sub>IN</sub> falling                                                                                 |     | 100  |     | mV               |
| T <sub>SD</sub>     | Thermal Shut Down Protection (Note 10)                                               |                                                                                                                                    |     | 155  |     | °C               |
| T <sub>SDH</sub>    | Thermal Shut Down Hysteresis (Note 10)                                               |                                                                                                                                    |     | 35   |     | °C               |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

7. Operation above 5.5 V input voltage for extended periods may affect device reliability.

8. Device tested under closed-loop conditions at PVIN = 4.0 V with VOUT\_MIN and VOUT\_MAX in line with VOUT accuracy specification.

- Tested at 6 MHz / 48.
   Guaranteed by design and characterized.

#### **TYPICAL OPERATING CHARACTERISTICS**

 $PV_{IN} = EN = 3.6 \text{ V, L} = 0.47 \text{ } \mu\text{H, C}_{OUT} = 4.7 \text{ } \mu\text{F, C}_{IN} = 10 \text{ } \mu\text{F, F}_{sw} = 6 \text{ MHz, T}_{A} = 25^{\circ}\text{C (unless otherwise noted)}$ 

0

-50



Figure 4. Shutdown Current vs Input Voltage (EN = Low, VCON = 0 V)



Figure 6. Sleep Mode Current vs Input Voltage (EN = High, VCON = 0 V, V<sub>OUT</sub> = 0 V)



(EN = High, VCON = 0.8 V, V<sub>OUT</sub> = 2 V, no load)

1,5 1,5 1,5 0,5

Figure 5. Shutdown Current vs Temperature (EN = Low, VCON = 0 V)

50

Temperature (°C)

75

125



Figure 7. Sleep Mode Current vs. Temperature (EN = High, VCON = 0 V, V<sub>OUT</sub> = 0 V)



Figure 9. Quiescent Current vs Temperature  $(T_A)$ (EN = High, VCON = 0.8 V, V<sub>OUT</sub> = 2 V, no load)

#### TYPICAL OPERATING CHARACTERISTICS



Figure 10. V<sub>OUT</sub> Accuracy vs. Output Current vs. PV<sub>IN</sub> @ 25°C, V<sub>OUT</sub> = 0.8 V



Figure 12. V<sub>OUT</sub> Accuracy vs. Output Current vs. PV<sub>IN</sub> @ 25°C, V<sub>OUT</sub> = 1.8 V



Figure 14. V<sub>OUT</sub> Accuracy vs. Output Current vs. PV<sub>IN</sub> @ 25°C, V<sub>OUT</sub> = 3.3 V



 $\begin{array}{c} I_{\text{OUT}} \, (\text{mA}) \\ \text{Figure 11. V}_{\text{OUT}} \, \text{Accuracy vs. Output Current vs.} \\ \text{Temperature } \, \, \text{PV}_{\text{IN}} = 3.6 \, \text{V}, \, \text{V}_{\text{OUT}} = 0.8 \, \text{V} \end{array}$ 



Figure 13.  $V_{OUT}$  Accuracy vs. Output Current vs. Temperature  $PV_{IN} = 3.6 \text{ V}$ ,  $V_{OUT} = 1.8 \text{ V}$ 



Figure 15. V<sub>OUT</sub> Accuracy vs. Output Current vs. Temperature PV<sub>IN</sub> = 4.2 V, V<sub>OUT</sub> = 3.3 V

#### TYPICAL OPERATING CHARACTERISTIC



Figure 16. NMOS R<sub>DS(on)</sub> vs. PV<sub>IN</sub>



Figure 17. PMOS R<sub>DS(on)</sub> vs. PV<sub>IN</sub>



Figure 18. Efficiency vs.  $V_{OUT}$ R<sub>L</sub> = 6  $\Omega$ , Temp = 25°C



Figure 19. Efficiency vs.  $V_{OUT}$  $R_L = 10~\Omega, Temp = 25^{\circ}C$ 



Figure 20. Efficiency vs.  $V_{OUT}$  $R_L = 22~\Omega, Temp = 25^{\circ}C$ 

#### TYPICAL OPERATING CHARACTERISTICS

 $PV_{IN} = EN = 3.6 \text{ V}, L = 0.47 \ \mu\text{H}, C_{OUT} = 4.7 \ \mu\text{F}, C_{IN} = 10 \ \mu\text{F}, F_{sw} = 6 \ \text{MHz}, T_{A} = 25^{\circ}\text{C} \ (\text{unless otherwise noted})$ 





800



Figure 25. Efficiency vs. Output Current
V<sub>OUT</sub> = 3.3 V, Temp = 25°C
Figure 25. Efficiency vs. Output Current
V<sub>OUT</sub> = 3.3 V, V<sub>IN</sub> = 4.2 V

#### TYPICAL OPERATING CHARACTERISTICS



Figure 27. 6 MHz, Switching Frequency vs. Temperature (T<sub>A</sub>)



Figure 29. Output Voltage Waveforms in PFM Mode  $I_{OUT}$  = 100 mA,  $PV_{IN}$  = 3.6 V,  $V_{OUT}$  = 2.5 V,  $C_{OUT}$  = 4.7  $\mu F$ 



Figure 31. Line Transient Response < 20 mV Peak, PV  $_{IN}$  = 3.6 V to 4.1 V,  $R_L$  = 8  $\Omega,$   $V_{OUT}$  = 1.8 V



Figure 28. Transient, V<sub>OUT</sub> vs. VCON, R<sub>L</sub> = 10  $\Omega$ , V<sub>OUT</sub> = 0.4 V to 3.6 V, PV<sub>IN</sub> = 3.9 V w/ T<sub>R</sub> = 7  $\mu$ s, T<sub>F</sub> = 10  $\mu$ s



Figure 30. Output Voltage Waveforms in PFM Mode  $I_{OUT}$  = 100 mA,  $PV_{IN}$  = 3.6 V,  $V_{OUT}$  = 2.5 V,  $C_{OUT}$  = 2 x 4.7  $\mu F$ 



Figure 32. Load Transient Response w/  $\Delta V_{meas}$  < 50 mV Peak,  $I_{OUT}$  = 50 to 150 mA,  $V_{OUT}$  = 2.5 V

#### **TYPICAL OPERATING CHARACTERISTICS**



Figure 33. Load Transient Response w/  $\Delta V_{meas}$  < 50 mV Peak,  $I_{OUT}$  = 10 to 60 mA,  $V_{OUT}$  = 2.5 V



Figure 35. Power-up Transient Response PV<sub>IN</sub> = 4.2 V, V<sub>OUT</sub> = 3.4 V, R<sub>L</sub> = 10  $\Omega$ 



Figure 34. Power-up Transient Response PV  $_{IN}$  = 4.2 V, V  $_{OUT}$  = 3.4 V, R  $_{L}$  = 2.5 k  $\!\Omega$ 



Figure 36. Power–down Transient Response PV<sub>IN</sub> = 4.2 V, V<sub>OUT</sub> = 3.4 V, R<sub>L</sub> = 10  $\Omega$ 

#### **OPERATING DESCRIPTION**

#### **General Description**

The NCP6360 is a voltage-mode standalone synchronous step-down DC-to-DC converter designed to supply RF Power Amplifiers (PAs) used into 3G/4G wireless systems (Mobile/ Smart Phones, Phablets, Tablets, ...) powered by single-cell Lithium-Ion batteries. The IC can deliver up to 800 mA when operating in PWM mode.

The buck converter output voltage ranging from 0.6 V to 3.4 V can be monitored by the system's PA output RF power through the control pin VCON. The control voltage range is from 0.24 V to 1.36 V and Vout is equal to 2.5 times this control voltage. VCON allows the PA to have its efficiency dynamically optimized during communication calls in the case for example of roaming situation involving a constant adjustment of the PA output power. The value–added benefit is an increase of the absolute talk time.

Synchronous rectification and automatic PFM/PWM operating mode transitions improve overall solution efficiency. The device operates at 6 MHz switching frequency.

#### **Buck DC-to-DC Converter Operating**

The converter is a synchronous rectifier type with both high side and low side integrated switches. Neither external transistor nor diodes are required for NCP6360 operation. Feedback and compensation network are also fully integrated. The device can operate in four different modes: shutdown mode (EN = Low, device off), Sleep Mode when VCON below about 0.1 V, PFM mode for efficiency optimization purpose when operating at light load and PWM mode when operating in medium and high loads. The transitions between PWM and PFM modes occur automatically.

#### **Shutdown Mode**

The NCP6360 enters shutdown mode when setting the EN pin Low (below 0.4 V) or when PVIN drops below its UVLO threshold value (2.35 V typical). In shutdown mode, the internal reference, oscillator and most of the control circuitries are turned off. The typical current consumption is 0.7  $\mu$ A. Applying a voltage above 1.1 V to EN pin will enable the device for normal operation. A soft–start sequence is run when activating EN high. EN pin should be activated after the input voltage is applied.

#### **PWM (Pulse Width Modulation) Operating Mode**

In medium and high load conditions, the NCP6360 operates in PWM mode from a fixed clock (6 MHz) and adapts its duty cycle to regulate the desired output voltage. In this mode, the inductor current is in CCM (Continuous Current Mode) and the voltage is regulated by PWM. The internal N-MOSFET switch operates as synchronous rectifier and is driven complementary to the P-MOSFET switch. In CCM, the lower switch (N-MOSFET) in a

synchronous converter provides a lower voltage drop than the diode in an asynchronous converter, which provides less loss and higher efficiency.

#### PFM (Pulse Frequency Modulation) Operating Mode

In order to save power and improve efficiency at low loads the NCP6360 operates in PFM mode as the inductor drops into DCM (Discontinuous Current Mode). The upper FET on time is kept constant and the switching frequency is variable. Output voltage is regulated by varying the switching frequency which becomes proportional to loading current. As it does in PWM mode, the internal N-MOSFET operates as synchronous rectifier after each P-MOSFET on-pulse. When load increases and current in inductor becomes continuous again, the controller automatically turns back to PWM mode.

#### Sleep Mode

The NCP6360 device enters the sleep mode in about  $4\mu s$  when the control voltage VCON goes below typically 70 mV. Vout is extremely low, close to 0 V and in a state out of regulation. In this Vout condition the Sleep mode enables a low current state (40  $\mu A$  typical range). The buck converter exits the sleep mode and returns in a regulation state when VCON goes above 110 mV after typically 5  $\mu s$ .

#### **Inductor Peak Current limitations**

During normal operation, peak current limitation will monitor and limit the current through the inductor. This current limitation is particularly useful when size and/or height constrain inductor power. The High Side Switch (HSS) peak current limitation is typically 1.5 A, while the Low Side Switch (LSS) has a peak current up to 0.8 A. The HSS peak current contributes to limit the current during soft start sequence in high load conditions.

#### Under-voltage Lockout (UVLO)

NCP6360 core does not operate for voltages below the Under Voltage lock Out (UVLO) level. Below UVLO threshold (typical 2.35 V), all internal circuitry (both analog and digital) is held in reset. NCP6360 operation is not guaranteed down to VUVLO when battery voltage is dropping off. To avoid erratic on / off behavior,a typical 100 mV hysteresis is implemented. Restart is guaranteed at 2.6 V when VBAT voltage is recovering or rising.

#### Power-Up / Power-Down Sequencing

The EN pin controls NCP6360 start up. EN pin Low to High transition starts the power up sequencer which is combined with a soft start consisting to limit the inrush current at 800 mA while the output voltage is establishing. If EN is made low, the DC to DC converter is turned off and device enters shutdown mode.

A built-in pull-down resistor disables the device when this pin is left unconnected or not driven.



Figure 37. Power-Up Sequence

In order to power up the circuit, the input voltage PVIN has to rise above the UVLO threshold (Rising UVLO). This triggers the internal core circuitry power up which is the "Wake Up Time" (including "Bias Time").

This delay is internal and cannot be bypassed.

The power down sequence is triggered by setting Low the EN pin. The output voltage goes down to 0 V.

#### Thermal Shutdown Feature (TSD)

The thermal capability of IC can be exceeded due to step down converter output stage power level. A thermal protection circuitry is therefore implemented to prevent the IC from damage. This protection circuitry is only activated when the core is in active mode (output voltage is turned on). During thermal shut down, output voltage is turned off and the device enters sleep mode.

Thermal shut down threshold is set at 155°C (typical) when the die temperature increases and, in order to avoid erratic on / off behavior, a 35°C hysteresis is implemented. So, after a typical 155°C thermal shut down, the NCP6360 will return to normal operation when the die temperature cools to 120°C. This normal operation depends on the input conditions and configuration at the time the device recovers.

#### APPLICATION INFORMATION



#### **Output Filter Design Considerations**

The output filter introduces a double pole in the system at a frequency of:

$$f_{\rm LC} = \frac{1}{2 \cdot \pi \cdot \sqrt{L \cdot C}}$$
 (eq. 1)

The NCP6360 internal compensation network is optimized for a typical output filter comprising a 470 nH inductor and one 4.7 µF capacitor as described in the basic application schematic Figure 38.

#### **Inductor Selection**

The inductance of the inductor is determined by given peak-to-peak ripple current I<sub>LPP</sub> of approximately 20% to 50% of the maximum output current I<sub>OUTMAX</sub> for a trade-off between transient response and output ripple. The selected inductor must have high enough saturation current rating to be higher than the maximum peak current that is:

$$I_{LMAX} = I_{OUTMAX} + \frac{I_{LPP}}{2}$$
 (eq. 2)

The inductor also needs to have high enough current rating based on temperature rise concern. Low DCR is good for efficiency improvement and temperature rise reduction. Tables 1 shows recommended inductor references.

Table 1. RECOMMENDED INDUCTORS WHEN OPERATING AT 6 MHz

| Supplier | Part#               | Value (μH) | Size (L x I x T) (mm) | DC Rated Current (A) | DCR Max @ 25°C (mΩ) |
|----------|---------------------|------------|-----------------------|----------------------|---------------------|
| TDK      | TFM201610A-R47M-T00 | 0.47       | 2.0 x 1.6 x 1.0       | 3.5                  | 46                  |
| TDK      | TFM201210A-R47M-T00 | 0.47       | 2.0 x 1.2 x 1.0       | 2.5                  | 65                  |
| Toko     | DFE201610R-R47M-T00 | 0.47       | 2.0 x 1.6 x 1.0       | 3.8                  | 48                  |
| Toko     | DFE201610A-R47M-T00 | 0.47       | 2.0 x 1.6 x 1.0       | 3.7                  | 58                  |

#### **Output Capacitor Selection**

The output capacitor selection is determined by output voltage ripple and load transient response requirement. For high transient load performance high output capacitor value must be used. For a given peak—to—peak ripple current ILPP in the inductor of the output filter, the output voltage ripple across the output capacitor is the sum of three components as below.

$$V_{OUTPP} = V_{OUTPP(C)} + V_{OUTPP(ESR)} + V_{OUTPP(ESL)}$$
(eq. 3)

Where  $V_{OUTPP(C)}$  is the ripple component coming from an equivalent total capacitance of the output capacitors,  $V_{OUTPP(ESR)}$  is a ripple component from an equivalent ESR of the output capacitors, and  $V_{OUTPP(ESL)}$  is a ripple component from an equivalent ESL of the output capacitors. In PWM operation mode, the three ripple components can be obtained by

$$V_{OUTPP(C)} = \frac{I_{L\_PP}}{8 \cdot C \cdot f_{SW}}$$
 (eq. 4)

$$V_{OUTPP(ESR)} = I_{LPP} \cdot ESR$$
 (eq. 5)

$$V_{OUT\_PP(ESL)} = \frac{ESL}{ESL + L} \cdot V_{IN}$$
 (eq. 6)

And the peak-to-peak ripple current is:

$$I_{LPP} = \frac{\left(PV_{IN} - V_{OUT}\right) \cdot V_{OUT}}{PV_{IN} \cdot F_{SW} \cdot L}$$
 (eq. 7)

In applications with all ceramic output capacitors, the main ripple component of the output ripple is  $V_{OUTPP}(C)$ . So that the minimum output capacitance can be calculated regarding to a given output ripple requirement  $V_{OUTPP}$  in PWM operation mode.

$$C_{MIN} = \frac{I_{LPP}}{8 \cdot V_{OUTPP} \cdot f_{SW}}$$
 (eq. 8)

#### **Input Capacitor Selection**

One of the input capacitor selection guides is the input voltage ripple requirement. To minimize the input voltage ripple and get better decoupling in the input power supply rail, ceramic capacitor is recommended due to low ESR and ESL. The minimum input capacitance regarding the input ripple voltage VINPP is

$$C_{\text{INMIN}} = \frac{I_{\text{OUTMAX}} \cdot (D - D^2)}{V_{\text{INPP}} \cdot f_{\text{SW}}}$$
 (eq. 9)

Where

$$D = \frac{V_{OUT}}{V_{IN}}$$
 (eq. 10)

In addition the input capacitor needs to be able to absorb the input current, which has a RMS value of:

$$I_{\text{INRMS}} = I_{\text{OUTMAX}} \cdot \sqrt{D - D^2}$$
 (eq. 11)

The input capacitor needs also to be sufficient to protect the device from over voltage spike and a minimum of 4.7  $\mu F$  capacitor is required. The input capacitor should be located as close as possible to the IC. PGND is connected to the ground terminal of the input cap which then connects to the ground plane. The  $PV_{IN}$  is connected to the  $V_{BAT}$  terminal of the input capacitor which then connects to the  $V_{BAT}$  plane.

#### **Layout and PCB Design Recommendations**

Good PCB layout helps high power dissipation from a small package with reduced temperature rise. Thermal layout guidelines are:

- A four or more layers PCB board with solid ground planes is preferred for better heat dissipation.
- More free vias are welcome to be around IC to connect the inner ground layers to reduce thermal impedance.
- Use large area copper especially in top layer to help thermal conduction and radiation.
- Use two layers for the high current paths (PVIN, PGND, SW) in order to split current in two different paths and limit PCB copper self heating.

(See demo board example Figure 40)



Figure 39. Layout Minimum Recommended Occupied Space Using 0402 Capacitors and 0805 (2.0 x 1.2 x 1.0 mm) Inductor

Input capacitor placed as close as possible to the IC.

- PV<sub>IN</sub> directly connected to Cin input capacitor, and then connected to the Vin plane. Local mini planes used on the top layer (green) and layer just below top layer with laser vias.
- PGND directly connected to Cin input capacitor, and then connected to the GND plane: Local mini planes
- used on the top layer (green) and layer just below top layer with laser vias.
- SW connected to the Lout inductor with local mini planes used on the top layer (green) and layer just below top layer with laser vias.



Figure 40. Example of PCB Implementation (PCB case with 0805 (2.0 x 1.2 mm) Capacitors and 2016 (2.0 x 1.6 x 1.0 mm) Inductors

#### **ORDERING INFORMATION**

| Device        | Package             | Shipping <sup>†</sup> |
|---------------|---------------------|-----------------------|
| NCP6360FCCT2G | WLCSP6<br>(Pb-Free) | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





#### WLCSP6, 1.00x1.50x0.592 CASE 568AN ISSUE C

**DATE 28 JUN 2022** 

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. DIMENSION & IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER PARALLEL TO DATUM C.
- 4. COPLANARITY APPLIES TO THE SPHERICAL CROWNS OF THE SOLDER BALLS.
- 5. DATUM C, THE SEATING PLANE, IS DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS.

| DIM   | MI       | MILLIMETERS |       |  |  |  |
|-------|----------|-------------|-------|--|--|--|
| ואונע | MIN.     | N□M.        | MAX.  |  |  |  |
| А     | 0.542    | 0.592       | 0.642 |  |  |  |
| A1    | 0.207    | 0.232       | 0.257 |  |  |  |
| A2    | 0.310    | 0.335       | 0.360 |  |  |  |
| А3    |          | 0.025 BS    | SC    |  |  |  |
| b     | 0.298    | 0.323       | 0.348 |  |  |  |
| D     | 1.00 BSC |             |       |  |  |  |
| Е     | 1.50 BSC |             |       |  |  |  |
| е     | 0.50 BSC |             |       |  |  |  |



## RECOMMENDED MOUNTING FOOTPRINT\*

For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference Manual, SDLDERRM/D.

# PIN 1 REFERENCE 2X \( \times 0.05 \) C 2X \( \times 0.05 \) C

TOP VIEW



SIDE VIEW





DETAIL A SCALE 1:3

# GENERIC MARKING DIAGRAM\*



A = Assembly Location

Y = Year

W = Work Week

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: 98AON81730F Electronic versions are uncontrolled except when accessed directly from the Documer Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red |                         |  |             |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--|-------------|
| DESCRIPTION:                                                                                                                                                                                    | WLCSP6, 1.00X1.50X0.592 |  | PAGE 1 OF 1 |

onsemi and ONSemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales