# Fixed Current-Limiting Power-Distribution Switches

# **NCP382**

The NCP382 is a single input dual outputs high side power-distribution switch designed for applications where heavy capacitive loads and short-circuits are likely to be encountered. The device includes an integrated 80 m $\Omega$ , P-channel MOSFET. The device limits the output current to a desired level by switching into a constant-current mode when the output load exceeds the current-limit threshold or a short is present. The current-limit threshold is internally fixed. The power-switches rise and fall times are controlled to minimize current ringing during switching.

The  $\overline{\text{FLAG}}$  logic output asserts low during overcurrent or overtemperature conditions. The switch is controlled by a logic enable input active high or low.

#### Features

- 2.5 V 5.5 V Operating Range
- 80 m $\Omega$  High–Side MOSFET
- Current Limit: Fixed 500 mA, 1 A and 1.5 A
- Undervoltage Lock–Out (UVLO)
- Soft-Start Prevents Inrush Current
- Thermal Protection
- Soft Turn–Off
- Enable Active High or Low (EN or  $\overline{EN}$ )
- Compliance to IEC61000-4-2 (Level 4)
  - 8.0 kV (Contact)
  - 15 kV (Air)
- UL Listed for SOIC package (NCP382xDxxxx) File No. E343275
- IEC60950 Edition 2 for SOIC package (NCP382xDxxxx) Amendments 1 & 2 Certified (CB Scheme)
- These are Pb-Free Devices

#### **Typical Applications**

- Laptops
- USB Ports/Hubs
- TVs



## **ON Semiconductor®**

www.onsemi.com



(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet.

1









#### **PIN FUNCTION DESCRIPTION**

| Pin Name | Туре | Description                                                                                                                                                                                                                        |
|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EN1      | I    | Enable 1 input, logic low/high (i.e. EN or EN) turns on power switch.                                                                                                                                                              |
| EN2      | I    | Enable 2 input, logic low/high (i.e. EN or EN) turns on power switch.                                                                                                                                                              |
| GND      | Р    | Ground connection.                                                                                                                                                                                                                 |
| IN       | Р    | Power–switch input voltage; connect a 1 $\mu\text{F}$ or greater ceramic capacitor from IN to GND as close as possible to the IC.                                                                                                  |
| FLAG1    | 0    | Active–low open–drain output 1, asserted during overcurrent or overtemperature conditions. Connect a 10 k $\Omega$ or greater resistor pull–up, otherwise leave unconnected.                                                       |
| FLAG2    | 0    | Active–low open–drain output 2, asserted during overcurrent or overtemperature conditions. Connect a 10 k $\Omega$ or greater resistor pull–up, otherwise leave unconnected.                                                       |
| OUT1     | 0    | Power–switch output1; connect a 1 $\mu$ F ceramic capacitor from OUT1 to GND, as close as possible to the IC. This minimum value is recommended for USB requirement in terms of load transient response and strong short circuits. |
| OUT2     | 0    | Power–switch output2; connect a 1 $\mu$ F ceramic capacitor from OUT2 to GND, as close as possible to the IC. This minimum value is recommended for USB requirement in terms of load transient response and strong short circuits. |

#### **MAXIMUM RATINGS**

| Rating                                                                                                | Symbol                                                                                                                                    | Value             | Unit |
|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|
| From IN to OUT1, From IN to OUT2 Supply Voltage (Note 1)                                              | V <sub>IN</sub> , V <sub>OUT1</sub> , V <sub>OUT2</sub>                                                                                   | -7.0 to +7.0      | V    |
| IN, OUT1,OUT2, EN1, EN2, FLAG1, FLAG2 (Note 1)                                                        | V <sub>IN,</sub> V <sub>OUT1</sub> , V <sub>OUT2</sub> , V <sub>EN1</sub> , V <sub>EN2</sub> ,<br>V <sub>FLAG1</sub> , V <sub>FLAG2</sub> | -0.3 to +7.0      | V    |
| FLAG1, FLAG2 sink current                                                                             | ISINK                                                                                                                                     | 1.0               | mA   |
| ESD Withstand Voltage (IEC 61000–4–2) (output only, when bypassed with 1.0 $\mu F$ capacitor minimum) | ESD IEC                                                                                                                                   | 15 Air, 8 contact | kV   |
| Human Body Model (HBM) ESD Rating are (Note 2)                                                        | ESD HBM                                                                                                                                   | 2000              | V    |
| Machine Model (MM) ESD Rating are (Note 2)                                                            | ESD MM                                                                                                                                    | 200               | V    |
| Latch-up protection (Note 3)<br>– Pins IN, OUT1, OUT2, FLAG1, FLAG2<br>– EN1, EN2                     | LU                                                                                                                                        | 100               | mA   |
| Maximum Junction Temperature (Note 4)                                                                 | TJ                                                                                                                                        | -40 to + TSD      | °C   |
| Storage Temperature Range                                                                             | T <sub>STG</sub>                                                                                                                          | -40 to + 150      | °C   |
| Moisture Sensitivity (Note 5)                                                                         | MSL                                                                                                                                       | Level 1           | 1    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. According to JEDEC standard JESD22-A108.

 This device series contains ESD protection and passes the following tests: Human Body Model (HBM) +/-2.0 kV per JEDEC standard: JESD22-A114 for all pins. Machine Model (MM) +/-200 V per JEDEC standard: JESD22-A115 for all pins.

3. Latch up Current Maximum Rating: ± 100 mA per JEDEC standard: JESD78 class II.

4. A thermal shutdown protection avoids irreversible damage on the device due to power dissipation.

5. Moisture Sensitivity Level (MSL): 1 per IPC/JEDEC standard: J-STD-020.

#### **OPERATING CONDITIONS**

| Symbol            | Parameter                          | Conditions            | Min | Тур | Max  | Unit |
|-------------------|------------------------------------|-----------------------|-----|-----|------|------|
| V <sub>IN</sub>   | Operational Power Supply           |                       | 2.5 |     | 5.5  | V    |
| $V_{\text{ENX}}$  | Enable Voltage                     |                       | 0   |     | 5.5  |      |
| T <sub>A</sub>    | Ambient Temperature Range          |                       | -40 | 25  | +85  | °C   |
| I <sub>SINK</sub> | FLAG sink current                  |                       |     |     | 1    | mA   |
| C <sub>IN</sub>   | Decoupling input capacitor         |                       | 1   |     |      | μF   |
| C <sub>OUTX</sub> | Decoupling output capacitor        | USB port per Hub      | 120 |     |      | μF   |
| $R_{\theta JA}$   | Thermal Resistance Junction-to-Air | (Notes 6 and 7)       |     | 210 |      | °C/W |
| TJ                | Junction Temperature Range         |                       | -40 | 25  | +125 | °C   |
| I <sub>OUTX</sub> | Recommended Maximum DC current     |                       |     |     | 1.5  | А    |
| PD                | Power Dissipation Rating (Note 8)  | $T_A \le 25^{\circ}C$ | 570 |     |      | mW   |
|                   |                                    | T <sub>A</sub> = 85°C | 285 |     |      | mW   |

6. A thermal shutdown protection avoids irreversible damage on the device due to power dissipation.

The R<sub>0JA</sub> is dependent of the PCB heat dissipation. Announced thermal resistance is the unless PCB dissipation and can be improve with final PCB layout.

8. The maximum power dissipation  $(P_D)$  is given by the following formula:

$$\mathsf{P}_{\mathsf{D}} = \frac{\mathsf{T}_{\mathsf{JMAX}} - \mathsf{T}_{\mathsf{A}}}{\mathsf{R}_{\theta \mathsf{JA}}}$$

**ELECTRICAL CHARACTERISTICS** Min & Max Limits apply for  $T_A$  between  $-40^{\circ}C$  to  $+85^{\circ}C$  and  $T_J$  up to  $+125^{\circ}C$  for  $V_{IN}$  between 2.5 V to 5.5 V (Unless otherwise noted). Typical values are referenced to  $T_A = +25^{\circ}C$  and  $V_{IN} = 5$  V.

| Symbol                                | Parameter                                           |                                                   | Conditions                                                                       |      |      | Max        | Unit |  |
|---------------------------------------|-----------------------------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------|------|------|------------|------|--|
| POWER S                               | SWITCH                                              |                                                   |                                                                                  |      |      |            |      |  |
| R <sub>DS(on)</sub>                   | Static drain-source on-state resistance             | T <sub>J</sub> = 25                               | $T_{J} = 25^{\circ}C, V_{IN} = 3.6 V \text{ to } 5 V$                            |      | 80   | 110        | mΩ   |  |
|                                       |                                                     | V <sub>IN</sub> = 5 V                             | –40°C < T <sub>J</sub> < 125°C                                                   |      |      | 140        |      |  |
| Τ <sub>R</sub>                        | Output rise time                                    | V <sub>IN</sub> = 5 V                             | C <sub>LOAD</sub> = 1 μF,                                                        | 0.3  | 1.0  | 1.5        | ms   |  |
|                                       |                                                     | V <sub>IN</sub> = 2.5 V                           | $R_{LOAD} = 100 \Omega$ (Note 9)                                                 | 0.2  | 0.65 | 1.0        |      |  |
| Τ <sub>F</sub>                        | Output fall time                                    | V <sub>IN</sub> = 5 V                             |                                                                                  | 0.1  |      | 0.5        |      |  |
|                                       |                                                     | V <sub>IN</sub> = 2.5 V                           |                                                                                  | 0.1  |      | 0.5        |      |  |
| ENABLE                                | INPUT ENx OR ENx                                    |                                                   |                                                                                  |      |      |            |      |  |
| VIH                                   | High-level input voltage                            |                                                   |                                                                                  | 1.2  |      |            | V    |  |
| VIL                                   | Low-level input voltage                             |                                                   |                                                                                  |      |      | 0.4        | V    |  |
| I <sub>ENx</sub>                      | Input current                                       | V <sub>EN</sub>                                   | $_{c} = 0 \text{ V}, \text{ V}_{\overline{\text{ENx}}} = 5 \text{ V}$            | -0.5 |      | 0.5        | μA   |  |
| T <sub>ON</sub>                       | Turn on time                                        | C <sub>LOAD</sub> = 1 μ                           | F, $R_{LOAD}$ = 100 $\Omega$ (Note 9)                                            | 1.0  |      | 3.0        | ms   |  |
| T <sub>OFF</sub>                      | Turn off time                                       |                                                   |                                                                                  | 1.0  |      | 3.0        | ms   |  |
| CURREN                                | T LIMIT                                             |                                                   |                                                                                  | -    | =    | -          | -    |  |
| IOCP                                  | Current-limit threshold (Maximum DC                 | V <sub>IN</sub>                                   | = 5 V, Fixed 0.5 A                                                               | 0.5  | 0.6  | 0.7        | Α    |  |
|                                       | output current I <sub>OUTX</sub> delivered to load) |                                                   | = 5 V, Fixed 1.0 A                                                               | 1.0  | 1.2  | 1.4        | -    |  |
|                                       |                                                     | VIN                                               | = 5 V, Fixed 1.5 A                                                               | 1.5  | 1.75 | 2.0        | 2.0  |  |
| T <sub>DET</sub>                      | Response time to short circuit                      |                                                   | $V_{IN} = 5 V$                                                                   |      |      |            | μs   |  |
| T <sub>REG</sub>                      | Regulation time                                     |                                                   |                                                                                  |      | 3.0  | 4.0        | ms   |  |
| T <sub>OCP</sub>                      | Over current protection time                        |                                                   |                                                                                  |      | 20   | 26         | ms   |  |
|                                       | DLTAGE LOCKOUT                                      |                                                   |                                                                                  |      |      |            | 1    |  |
| V <sub>UVLO</sub>                     | IN pin low-level input voltage                      |                                                   | V <sub>IN</sub> rising                                                           | 2.0  | 2.35 | 2.5        | V    |  |
| V <sub>HYST</sub>                     | IN pin hysteresis                                   |                                                   | $T_J = 25^{\circ}C$                                                              | 25   | 40   | 60         | mV   |  |
| T <sub>RUVLO</sub>                    | Re-arming Time                                      |                                                   | V <sub>IN</sub> rising                                                           | 5.0  | 10   | 15         | ms   |  |
|                                       | CURRENT                                             |                                                   | - 1113                                                                           |      |      |            |      |  |
| I <sub>INOFF</sub>                    | Low-level output supply current                     | V <sub>IN</sub> = 5 V, No<br>V <sub>ENX</sub>     | load on OUTX, Device OFF<br>= $0 \text{ V}$ or $V_{\overline{\text{ENX}}}$ = 5 V |      | 2.0  | 3.0        | μA   |  |
| I <sub>INON</sub>                     | High-level output supply current                    | 0.5 A                                             | $T_{J} = 25^{\circ}C$ $T_{J} = 85^{\circ}C$                                      |      |      | 95<br>100  | μA   |  |
|                                       |                                                     | 1 and 1.5 A                                       | T <sub>J</sub> = 25°C<br>T <sub>J</sub> = 85°C                                   |      |      | 115<br>125 |      |  |
| I <sub>REV</sub>                      | Reverse leakage current                             | V <sub>OUTX</sub> = 5 V,<br>V <sub>IN</sub> = 0 V | $T_{\rm J} = 25^{\circ}{\rm C}$                                                  |      | 1.0  | 2.0        | μΑ   |  |
| FLAG PIN                              | <u> </u>                                            |                                                   |                                                                                  |      |      |            |      |  |
| V <sub>OL</sub>                       | FLAGX output low voltage                            |                                                   | FLAGX = 1 mA                                                                     | 1    |      | 400        | mV   |  |
|                                       | Off-state leakage                                   | $V_{FLAGX} = 5 V$                                 |                                                                                  |      | 0.02 | 1          | μA   |  |
| I <sub>LEAK</sub><br>T <sub>FLG</sub> | FLAGX deglitch                                      |                                                   |                                                                                  | 4    | 6    | 9          | ms   |  |
| ' FLG                                 | -                                                   |                                                   | FLAGX de-assertion time due to<br>overcurrent                                    |      |      | 3          | 1115 |  |
| T <sub>FOCP</sub>                     | FLAGX deglitch                                      | FLAGX assertion due to overcurrent 6              |                                                                                  |      | 8    | 12         | ms   |  |
| THERMAI                               | LSHUTDOWN                                           |                                                   |                                                                                  |      |      |            |      |  |
| T <sub>SD</sub>                       | Thermal shutdown threshold                          |                                                   |                                                                                  |      | 140  |            | °C   |  |
| T <sub>SDOCP</sub>                    | Thermal regulation threshold                        | 1                                                 |                                                                                  |      | 125  |            | °C   |  |

9. Parameters are guaranteed for C<sub>LOAD</sub> and R<sub>LOAD</sub> connected to the OUTX pin with respect to the ground.

10. Guaranteed by characterization.

T<sub>RSD</sub>

Thermal regulation rearming threshold

°C

115



Figure 3. Test Configuration





#### **BLOCK DIAGRAM**



Figure 5. Block Diagram

#### FUNCTIONAL DESCRIPTION

#### Overview

The NCP382 is a dual high side power distribution switches designed to protect the input supply voltage in case of heavy capacitive loads, short circuit or over current. In addition, the high side MOSFETs are turned off during undervoltage or thermal shutdown condition. Thanks to the soft start circuitry, NCP382 is able to limit large current and voltage surges.

#### **Overcurrent Protection**

NCP382 switches into a constant current regulation mode when the output current is above the  $I_{OCP}$  threshold. Depending on the load, the output voltage is decreased accordingly.

 In case of hot plug with heavy capacitive load, the output voltage is brought down to the capacitor voltage. The NCP382 will limit the current to the I<sub>OCP</sub> threshold value until the charge of the capacitor is completed.



Figure 6. Heavy Capacitive Load

In case of overload, the current is limited to the I<sub>OCP</sub> value and the voltage value is reduced according to the load by the following relation:

$$V_{OUTX} = R_{LOAD2} \times I_{OCP}$$
 (eq. 1)

**▲ V**ουτχ



Figure 7. Overload

- In case of short circuit or huge load, the current is limited to the  $I_{OCP}$  value within  $T_{DET}$  time until the short condition is removed. If the output remains shorted or tied to a very low voltage, the junction temperature of the chip exceeds  $T_{SDOCP}$  value and the device enters in thermal shutdown (MOSFET is turned-off).



Then, the device enters in timer regulation mode, described in 2 phases:

- Off-phase: Power MOSFET is off during T<sub>OCP</sub> to allow the die temperature to drop.
- On-phase: regulation current mode during T<sub>REG</sub>. The current is regulated to the I<sub>OCP</sub> level.

The timer regulation mode allows the device to handle high thermal dissipation (in case of short circuit for example) within temperature operating condition.

NCP382 stays in on-phase/off-phase loop until the over current condition is removed or enable pin is toggled.

**Remark:** other regulation modes can be available for different applications. Please contact our On Semiconductor representative for availability.

#### FLAG Indicator

The  $\overline{FLAG}$  pin is an open-drain MOSFET asserted low during overcurrent or overtemperature conditions. When an overcurrent fault is detected on the power path,  $\overline{FLAG}$  pin is asserted low at the end of the associate deglitch time (TFOCP). Thanks to this feature, the  $\overline{FLAG}$  pin is not tied low during the charge of a heavy capacitive load or a voltage transient on output. The  $\overline{FLAG}$  pin remains low until the fault is removed. Then, the  $\overline{FLAG}$  pin goes high at the end of  $T_{FGL}$ 

#### Undervoltage Lock-out

Thanks to a built-in under voltage lockout (UVLO) circuitry, the output remains disconnected from input until  $V_{\rm IN}$  voltage is above  $V_{\rm UVLO}$ . This circuit has a  $V_{\rm HYST}$  hysteresis witch provides noise immunity to transient condition.

#### Thermal Sense

Thermal shutdown turns off the power MOSFET if the die temperature exceeds  $T_{SD}$ . A built-in hysteresis prevents the part from turning on until the die temperature cools at TRSD.

supply.

#### Enable Input

Enable pin must be driven by a logic signal (CMOS or TTL compatible) or connected to the GND or VIN. A logic low on  $\overline{\text{ENX}}$  or high on ENX turns–on the device. A logic high on  $\overline{\text{ENX}}$  or low on ENX turns off device and reduces the current consumption down to I<sub>INOFF</sub>.

#### **Blocking Control**

The blocking control circuitry switches the bulk of the power MOS. When the part is off, the body diode limits the

#### **APPLICATION INFORMATION**

#### **Power Dissipation**

The junction temperature of the device depends on different contributing factors such as board layout, ambient temperature, device environment, etc... Yet, the main contributor in term of junction temperature is the power dissipation of the power MOSFET. Assuming this, the power dissipation and the junction temperature in normal mode can be calculated with the following equations:

$$\mathsf{P}_{\mathsf{D}} = \,\mathsf{R}_{\mathsf{DS(on)}} \times \left( \left( \mathsf{I}_{\mathsf{OUT1}} \right)^2 + \left( \mathsf{I}_{\mathsf{OUT2}} \right)^2 \right) \quad \text{(eq. 2)}$$

| P <sub>D</sub>      | = Power dissipation (W)                |                 |
|---------------------|----------------------------------------|-----------------|
| R <sub>DS(on)</sub> | = Power MOSFET on resist               | ance $(\Omega)$ |
| I <sub>OUTx</sub>   | = Output current in channel            | X (A)           |
|                     | $T_J = P_D \times R_{\theta JA} + T_A$ | (eq. 3)         |

| TJ              | = Junction temperature (°C)                    |
|-----------------|------------------------------------------------|
| $R_{\theta JA}$ | = Package thermal resistance ( $^{\circ}C/W$ ) |
| T <sub>A</sub>  | = Ambient temperature (°C)                     |

Power dissipation in regulation mode can be calculated by taking into account the drop  $V_{IN} - V_{OUTX}$  link to the load by the following relation:

leakage current IREV from OUTX to IN. In this mode, anode

of the body diode is connected to IN pin and cathode is

connected to OUTX pin. In operating condition, anode of

the body diode is connected to OUTX pin and cathode is

connected to IN pin preventing the discharge of the power

$$P_{D} = \left( \left( V_{IN} - R_{LOAD1} \times I_{OCP} \right) + \left( V_{IN} - R_{LOAD2} \times I_{OCP} \right) \right)$$
$$\times I_{OCP}$$
(eq. 4)

| P <sub>D</sub>     | = Power dissipation (W)                  |
|--------------------|------------------------------------------|
| V <sub>IN</sub>    | = Input Voltage (V)                      |
| R <sub>LOADX</sub> | = Load Resistance on channel $X(\Omega)$ |
| I <sub>OCP</sub>   | = Output regulated current (A)           |

#### **PCB Recommendations**

The NCP382 integrates two PMOS FET rated up to 1.5 A, and the PCB design rules must be respected to properly evacuate the heat out of the silicon. By increasing PCB area, the  $R_{\theta JA}$  of the package can be decreased, allowing higher current.



Figure 9. USB Host Typical Application

#### **ORDERING INFORMATION**

| Device               | Marking | Active<br>Enable<br>Level | Over<br>Current<br>Limit | Evaluation<br>Board  | UL<br>236<br>7 | IEC60950<br>Ed2 (CB<br>Scheme) | IEC60950<br>Ed2 Ad1,<br>Ad2 | Package   | Shipping†   |
|----------------------|---------|---------------------------|--------------------------|----------------------|----------------|--------------------------------|-----------------------------|-----------|-------------|
| NCP382LD05AA-<br>R2G | 382L05  |                           | 0.5 A                    | NCP382LD<br>05AAGEVB | Y              | Y                              | Y                           |           |             |
| NCP382LD10AA-<br>R2G | 382L10  | ENx<br>Low                | 1.0 A                    | NCP382LD<br>10AAGEVB | Y              | Y                              | Y                           |           |             |
| NCP382LD15AA-<br>R2G | 382L15  |                           | 1.5 A                    | NCP382LD<br>15AAGEVB | Y              | Y                              | Y                           | SOIC-8    | 2500 /      |
| NCP382HD05A-<br>AR2G | 382H05  |                           | 0.5 A                    | NCP382HD<br>05AAGEVB | Y              | Y                              | Y                           | (Pb-Free) | Tape / Reel |
| NCP382HD10A-<br>AR2G | 382H10  | ENx<br>High               | 1.0 A                    | NCP382HD<br>10AAGEVB | Y              | Y                              | Y                           |           |             |
| NCP382HD15A-<br>AR2G | 382H15  | 1                         | 1.5 A                    | NCP382HD<br>15AAGEVB | Y              | Y                              | Y                           |           |             |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

# onsemí



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### STYLES ON PAGE 2

| DOCUMENT NUMBER:                                                                     | 98ASB42564B                                                                                                | B42564B Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| DESCRIPTION: SOIC-8 NB                                                               |                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| the right to make changes without furth<br>purpose, nor does <b>onsemi</b> assume ar | er notice to any products herein. <b>onsemi</b> make<br>ny liability arising out of the application or use | DESCRIPTION: SOIC-8 NB PAGE 1 OF 2   onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi and semically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. |  |  |  |  |  |  |

#### SOIC-8 NB CASE 751-07 **ISSUE AK**

STYLE 1: PIN 1. EMITTER COLLECTOR 2. 3. COLLECTOR 4. EMITTER 5. EMITTER BASE 6. 7 BASE EMITTER 8. STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN DRAIN 4. GATE 5. 6. GATE SOURCE 7. 8. SOURCE STYLE 9: PIN 1. EMITTER, COMMON COLLECTOR, DIE #1 COLLECTOR, DIE #2 2. З. EMITTER, COMMON 4. 5. EMITTER, COMMON 6 BASE. DIE #2 BASE, DIE #1 7. 8. EMITTER, COMMON STYLE 13: PIN 1. N.C. 2. SOURCE 3 GATE 4. 5. DRAIN 6. DRAIN DRAIN 7. DRAIN 8. STYLE 17: PIN 1. VCC 2. V2OUT V10UT З. TXE 4. 5. RXE 6. VFF 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3 CATHODE 3 CATHODE 4 4. 5. CATHODE 5 6. COMMON ANODE COMMON ANODE 7. 8. CATHODE 6 STYLE 25: PIN 1. VIN 2 N/C REXT З. 4. GND 5. IOUT IOUT 6. IOUT 7. 8. IOUT STYLE 29: BASE, DIE #1 PIN 1. 2 EMITTER, #1 BASE, #2 З. EMITTER, #2 4. 5 COLLECTOR, #2 COLLECTOR, #2 6.

STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 COLLECTOR, #2 3. 4 COLLECTOR, #2 BASE, #2 5. EMITTER, #2 6. 7 BASE #1 EMITTER, #1 8. STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN SOURCE 4. SOURCE 5. 6. GATE GATE 7. 8. SOURCE STYLE 10: GROUND PIN 1. BIAS 1 OUTPUT 2. З. GROUND 4. 5. GROUND 6 BIAS 2 INPUT 7. 8. GROUND STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3 P-SOURCE P-GATE 4. P-DRAIN 5 6. P-DRAIN N-DRAIN 7. N-DRAIN 8. STYLE 18: PIN 1. ANODE ANODE 2. SOURCE 3. GATE 4. 5. DRAIN 6 DRAIN CATHODE 7. CATHODE 8. STYLE 22 PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3 COMMON CATHODE/VCC 4. I/O LINE 3 COMMON ANODE/GND 5. 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND STYLE 26: PIN 1. GND 2 dv/dt З. ENABLE 4. ILIMIT 5. SOURCE SOURCE 6. SOURCE 7. 8. VCC STYLE 30: DRAIN 1 PIN 1. DRAIN 1 2 GATE 2 З. SOURCE 2 4 SOURCE 1/DRAIN 2 SOURCE 1/DRAIN 2 5.

6.

7.

8 GATE 1

SOURCE 1/DRAIN 2

STYLE 3: PIN 1. DRAIN, DIE #1 DRAIN, #1 2. DRAIN, #2 З. DRAIN, #2 4. GATE, #2 5. SOURCE, #2 6. 7 GATE #1 8. SOURCE, #1 STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS THIRD STAGE SOURCE GROUND З. 4. 5. DRAIN 6. GATE 3 SECOND STAGE Vd 7. FIRST STAGE Vd 8. STYLE 11: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. З. GATE 2 4. 5. DRAIN 2 6. DRAIN 2 DRAIN 1 7. 8. DRAIN 1 STYLE 15: PIN 1. ANODE 1 2. ANODE 1 ANODE 1 3 ANODE 1 4. 5. CATHODE, COMMON CATHODE, COMMON CATHODE, COMMON 6. 7. CATHODE, COMMON 8. STYLE 19: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. 3. GATE 2 4. 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 MIRROR 1 8. STYLE 23: PIN 1. LINE 1 IN COMMON ANODE/GND COMMON ANODE/GND 2. 3 LINE 2 IN 4. LINE 2 OUT 5. COMMON ANODE/GND COMMON ANODE/GND 6. 7. 8. LINE 1 OUT STYLE 27: PIN 1. ILIMIT OVI O 2 UVLO З. 4. INPUT+ 5. 6. SOURCE SOURCE SOURCE 7. 8 DRAIN

#### DATE 16 FEB 2011

STYLE 4: PIN 1. 2. ANODE ANODE ANODE З. 4. ANODE ANODE 5. 6. ANODE 7 ANODE COMMON CATHODE 8. STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 З. BASE #2 COLLECTOR, #2 4. COLLECTOR, #2 5. 6. EMITTER, #2 EMITTER, #1 7. 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE SOURCE 2. 3. GATE 4. 5. DRAIN 6 DRAIN DRAIN 7. 8. DRAIN STYLE 16 EMITTER, DIE #1 PIN 1. 2. BASE, DIE #1 EMITTER, DIE #2 3 BASE, DIE #2 4. 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 COLLECTOR, DIE #1 7. COLLECTOR, DIE #1 8. STYLE 20: PIN 1. SOURCE (N) GATE (N) SOURCE (P) 2. 3. 4. GATE (P) 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 24: PIN 1. BASE EMITTER 2. 3 COLLECTOR/ANODE COLLECTOR/ANODE 4. 5. CATHODE 6. CATHODE COLLECTOR/ANODE 7. 8. COLLECTOR/ANODE STYLE 28: PIN 1. SW\_TO\_GND 2. DASIC OFF DASIC\_SW\_DET З. 4. GND 5. 6. V MON VBULK 7. VBULK 8 VIN

| DOCUMENT NUMBER: | the Document Repository.<br>COPY" in red. |  |             |  |  |  |  |
|------------------|-------------------------------------------|--|-------------|--|--|--|--|
| DESCRIPTION:     | SOIC-8 NB                                 |  | PAGE 2 OF 2 |  |  |  |  |
|                  |                                           |  |             |  |  |  |  |

onsem and of isor in are trademarks or semiconductor compension instructions, the do onsem or its subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced stat purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

7.

8

COLLECTOR, #1

COLLECTOR, #1

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>