

# 2.5 V/3.3 V 1:8 LVPECL Fanout Buffer

# Multi-Level Inputs w/ Internal Termination

# **NB7L1008**

### **Description**

The NB7L1008 is a high performance differential 1:8 Clock/Data fanout buffer. The NB7L1008 produces eight identical output copies of Clock or Data operating up to 7 GHz or 12 Gb/s, respectively. As such, the NB7L1008 is ideal for SONET, GigE, Fiber Channel, Backplane and other Clock/Data distribution applications. The differential inputs incorporate internal 50  $\Omega$  termination resistors that are accessed through the VT pin. This feature allows the NB7L1008 to accept various logic standards, such as LVPECL, CML, LVDS logic levels. The  $V_{REFAC}$  reference output can be used to rebias capacitor–coupled differential or single–ended input signals. The 1:8 fanout design was optimized for low output skew applications. The NB7L1008 is a member of the GigaComm  $^{\tiny TM}$  family of high performance clock products.

#### **Features**

- Typical Maximum Input Data Rate > 12 Gb/s Typical
- Data Dependent Jitter < 15 ps
- Maximum Input Clock Frequency > 7 GHz Typical
- Random Clock Jitter < 0.8 ps RMS
- Low Skew 1:8 LVPECL Outputs, < 20 ps max
- Multi-Level Inputs, accepts LVPECL, CML, LVDS
- 160 ps Typical Propagation Delay
- 50 ps Typical Rise and Fall Times
- Differential LVPECL Outputs, 750 mV Peak-to-Peak, Typical
- Operating Range:  $V_{CC} = 2.375 \text{ V}$  to 3.6 V, GND = 0 V
- Internal Input Termination Resistors, 50  $\Omega$
- V<sub>REFAC</sub> Reference Output
- QFN-32 Package, 5 mm x 5 mm
- -40°C to +85°C Ambient Operating Temperature
- These are Pb-Free and Halide-Free Devices



QFN32 MN SUFFIX CASE 488AM

### **MARKING DIAGRAM**



A = Assembly Location

WL = Wafer Lot
YY = Year
WW = Work Week
Pb-Free Package

(Note: Microdot may be in either location)

#### SIMPLIFIED LOGIC DIAGRAM



#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 9 of this data sheet.



Figure 1. 32-Lead QFN Pinout (Top View)

**Table 1. PIN DESCRIPTION** 

| Pin                                                            | Name            | I/O                        | Description                                                                                                                                                                                                                                                                                                 |
|----------------------------------------------------------------|-----------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3, 6                                                           | IN, ĪN          | LVPECL, CML,<br>LVDS Input | Non-inverted / Inverted Differential Clock/Data Input. Note 1                                                                                                                                                                                                                                               |
| 4                                                              | VT              |                            | Internal 50 $\Omega$ Termination Pin for IN and $\overline{\mbox{IN}}$                                                                                                                                                                                                                                      |
| 2, 7 17,24                                                     | GND             |                            | Negative Supply Voltage, Note 2                                                                                                                                                                                                                                                                             |
| 1, 8, 9, 16, 18,<br>23, 25, 32                                 | V <sub>CC</sub> |                            | Positive Supply Voltage, Note 2                                                                                                                                                                                                                                                                             |
| 31, 30, 29, 28, 27, 26, 22, 21, 20, 19, 15, 14, 13, 12, 11, 10 |                 | LVPECL                     | Non-inverted / Inverted Differential Output.                                                                                                                                                                                                                                                                |
| 5                                                              | VREFAC          |                            | Output Voltage Reference for Capacitor-Coupled Inputs, only                                                                                                                                                                                                                                                 |
| -                                                              | EP              | -                          | The Exposed Pad (EP) on the QFN-32 package bottom is thermally connected to the die for improved heat transfer out of package. The exposed pad must be attached to a heat-sinking conduit. The pad is electrically connected to GND and is recommended to be electrically connected to GND on the PC board. |

<sup>1.</sup> In the differential configuration when the input termination pin (V<sub>T</sub>) is connected to a common termination voltage or left open, and if no signal is applied on IN/IN, then the device will be susceptible to self–oscillation.

<sup>2.</sup> All  $\dot{V}_{CC}$  and GND pins must be externally connected to the same power supply voltage to guarantee proper device operation.

**Table 2. ATTRIBUTES** 

| Characteristics                                                     |                                   | Value                |  |
|---------------------------------------------------------------------|-----------------------------------|----------------------|--|
| ESD Protection                                                      | Human Body Model<br>Machine Model | > 2 kV<br>> 200 V    |  |
| Moisture Sensitivity (Note 3) Indefinite Time of the Drypack QFN-32 |                                   | Level 1              |  |
| Flammability Rating                                                 | Oxygen Index: 28 to 34            | UL 94 V-0 @ 0.125 in |  |
| Transistor Count                                                    |                                   | 263                  |  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test              |                                   |                      |  |

<sup>3.</sup> For additional information, refer to Application Note AND8003/D.

**Table 3. MAXIMUM RATINGS** 

| Symbol               | Parameter                                                                                                         | Condition 1         | Condition 2 | Rating                  | Unit |
|----------------------|-------------------------------------------------------------------------------------------------------------------|---------------------|-------------|-------------------------|------|
| V <sub>CC</sub>      | Positive Power Supply                                                                                             | GND = 0 V           |             | 4.0                     | V    |
| V <sub>IN</sub>      | Input Voltage                                                                                                     | GND = 0 V           |             | –0.5 to V <sub>CC</sub> | V    |
| V <sub>INPP</sub>    | Differential Input Voltage  IN − IN                                                                               |                     |             | 1.89                    | V    |
| I <sub>IN</sub>      | Input Current Through $R_T$ (50 $\Omega$ Resistor)                                                                |                     |             | ± 40                    | mA   |
| l <sub>out</sub>     | Output Current                                                                                                    | Continuous<br>Surge |             | 34<br>40                | mA   |
| I <sub>VFREFAC</sub> | V <sub>REFAC</sub> Sink/Source Current                                                                            |                     |             | ± 1.5                   | mA   |
| T <sub>A</sub>       | Operating Temperature Range                                                                                       |                     |             | -40 to +85              | °C   |
| T <sub>stg</sub>     | Storage Temperature Range                                                                                         |                     |             | -65 to +150             | °C   |
| $\theta_{\sf JA}$    | Thermal Resistance (Junction-to-Ambient) (Note 4) TGSD 51-6 (2S2P Multilayer Test Board) with Filled Thermal Vias | 500 lfpm            | QFN-32      | 27                      | °C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)                                                                             | Standard<br>Board   | QFN-32      | 12                      | °C/W |
| T <sub>sol</sub>     | Wave Solder Pb-Free                                                                                               |                     |             | 265                     | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

4. JEDEC standard multilayer board – 2S2P (2 signal, 2 power) with 8 filled thermal vias under exposed pad.

Table 4. DC CHARACTERISTICS – LVPECL OUTPUT  $V_{CC}$  = 2.375 V to 3.6 V; GND = 0V TA = -40°C to 85°C (Note 6)

| Symbol             | Characteristic                                                                                                                              | Min                                              | Тур                                              | Max                                            | Unit |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------|------------------------------------------------|------|
| POWER              | SUPPLY CURRENT                                                                                                                              |                                                  |                                                  |                                                |      |
| I <sub>CC</sub>    | Power Supply Current, Inputs and Outputs Open                                                                                               |                                                  | 165                                              | 215                                            | mA   |
| LVPECL             | OUTPUTS (Note 5, Figure 11)                                                                                                                 |                                                  |                                                  |                                                |      |
| V <sub>OH</sub>    | Output HIGH Voltage $ \begin{array}{c} V_{CC} = 3.3V \\ V_{CC} = 2.5V \end{array} $                                                         | V <sub>CC</sub> – 1025<br>2275<br>1475           |                                                  | V <sub>CC</sub> – 775<br>2525<br>1725          | mV   |
| V <sub>OL</sub>    | Output LOW Voltage $ \begin{array}{c} V_{CC} = 3.3V \\ V_{CC} = 2.5V \end{array} $                                                          | V <sub>CC</sub> – 2000<br>1300<br>500            |                                                  | V <sub>CC</sub> – 1500<br>1800<br>1000         | mV   |
| DIFFERE            | NTIAL INPUTS DRIVEN SINGLE-ENDED (Notes 7 and 8) (Figure                                                                                    | res 7 and 9)                                     |                                                  |                                                |      |
| V <sub>IH</sub>    | Single-Ended Input HIGH Voltage                                                                                                             | V <sub>th</sub> + 100                            |                                                  | $V_{CC}$                                       | mV   |
| $V_{IL}$           | Single-Ended Input LOW Voltage                                                                                                              | GND                                              |                                                  | V <sub>th</sub> – 100                          | mV   |
| $V_{th}$           | Input Threshold Reference Voltage Range                                                                                                     | 1100                                             |                                                  | V <sub>CC</sub> – 100                          | mV   |
| V <sub>ISE</sub>   | Single-Ended Input Voltage (V <sub>IH</sub> - V <sub>IL</sub> )                                                                             | 200                                              |                                                  | 1200                                           | mV   |
| V <sub>REFAC</sub> |                                                                                                                                             |                                                  |                                                  |                                                |      |
| V <sub>REFAC</sub> | Output Reference Voltage @ 100 $\mu A$ for Capacitor – Coupled Inputs, Only $\begin{array}{c} V_{CC}=3.3 \ V \\ V_{CC}=2.5 \ V \end{array}$ | V <sub>CC</sub> – 1150<br>V <sub>CC</sub> – 1150 | V <sub>CC</sub> – 1050<br>V <sub>CC</sub> – 1050 | V <sub>CC</sub> – 950<br>V <sub>CC</sub> – 950 | mV   |
| DIFFERE            | NTIAL INPUTS DRIVEN DIFFERENTIALLY (IN, IN) (Note 9) (Fig.                                                                                  | jures 5 and 8)                                   |                                                  |                                                |      |
| $V_{IHD}$          | Differential Input HIGH Voltage                                                                                                             | 1100                                             |                                                  | $V_{CC}$                                       | mV   |
| $V_{ILD}$          | Differential Input LOW Voltage                                                                                                              | GND                                              |                                                  | V <sub>IHD</sub> – 100                         | mV   |
| $V_{ID}$           | Differential Input Voltage (V <sub>IHD</sub> - V <sub>ILD</sub> )                                                                           | 100                                              |                                                  | 1200                                           | mV   |
| I <sub>IH</sub>    | Input HIGH Current                                                                                                                          | -150                                             | 40                                               | +150                                           | μΑ   |
| I <sub>IL</sub>    | Input LOW Current                                                                                                                           | -150                                             | 0                                                | +150                                           | μΑ   |
| TERMINA            | ATION RESISTORS                                                                                                                             |                                                  |                                                  |                                                |      |
| R <sub>TIN</sub>   | Internal Input Termination Resistor                                                                                                         | 45                                               | 50                                               | 55                                             | Ω    |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

- 5. LVPECL outputs loaded with 50  $\Omega$  to VCC 2 V for proper operation. 6. Input and output parameters vary 1:1 with V<sub>CC</sub>.

- Nyth, V<sub>IH</sub>, V<sub>IL</sub>, and V<sub>ISE</sub> parameters must be complied with simultaneously.
   Vth is applied to the complementary input when operating in single-ended mode.
   V<sub>IHD</sub>, V<sub>ILD</sub>, V<sub>ID</sub> and V<sub>CMR</sub> parameters must be complied with simultaneously.

**Table 5. AC CHARACTERISTICS**  $V_{CC} = 2.375 \text{ V}$  to 3.6 V; GND = 0V TA = -40°C to 85°C (Note 10)

| Symbol                              | Characteristic                                                                                                     | Min | Тур      | Max                  | Unit  |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----|----------|----------------------|-------|
| f <sub>DATA</sub>                   | Maximum Operating Input Data Rate (Note 17)                                                                        | 10  | 12       |                      | Gb/s  |
| f <sub>INCLK</sub>                  | Maximum Input Clock Frequency, V <sub>OUTPP</sub> ≥ 400 mV (Note 17)                                               | 5   | 7        |                      | GHz   |
| V <sub>OUTPP</sub>                  | Output Voltage Amplitude (see Figures 2 and 6, Notes 11, 17) $f_{in} \leq 5 \text{ GHz}$                           | 400 |          |                      | mV    |
| $V_{CMR}$                           | Input Common Mode Range (Differential Configuration, Note 12, Figure 10)                                           | 600 |          | V <sub>CC</sub> – 50 | mV    |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay to Output Differential, IN/IN to Qn/Qn                                                           | 100 | 160      | 220                  | ps    |
| t <sub>PLH</sub> TC                 | Propagation Delay Temperature Coefficient -40°C to +85°C                                                           |     | 25       |                      | fs/°C |
| t <sub>DC</sub>                     | Output Clock Duty Cycle f <sub>in</sub> ≤ 5 GHz                                                                    | 45  | 49/51    | 55                   | %     |
| t <sub>SKEW</sub>                   | Within Device Skew (Note 13)<br>Device to Device Skew (Note 14)                                                    |     |          | 20<br>100            | ps    |
| T <sub>jitter</sub>                 | Clock Jitter RMS, 1000 Cycles (Note 17) f <sub>in</sub> ≤ 6 GHz<br>Data Dependent Jitter (DDJ) (Note 17) ≤ 10 Gb/s |     | 0.2<br>3 | 0.8<br>15            | ps    |
| T <sub>jitter</sub><br>(additive)   | 622 MHz @ Integration Range of 12 kHz to 20 MHz                                                                    |     | 0.025    |                      | ps    |
| V <sub>INPP</sub>                   | Input Voltage Swing (Differential Configuration) (Note 16) (Figure 6)                                              | 100 |          | 1200                 | mV    |
| t <sub>r</sub> , t <sub>f</sub>     | Output Rise/Fall Times (20% - 80%) Qn, Qn                                                                          | 20  | 50       | 80                   | ps    |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

- 10. All outputs must be loaded with external 50  $\Omega$  to V<sub>CC</sub> 2 V.
- 11. Output voltage swing is a single-ended measurement operating in differential mode.
- $12.VIHD_{MIN} \ge 1100 \text{ mV}.$
- 13. Within device skew compares coincident edges.
  14. Device to device skew is measured between outputs under identical transition
- 15. Additive CLOCK jitter with 50% duty cycle clock signal input.
- 16. Input voltage swing is a single-ended measurement operating in differential mode.
- 17.  $V_{CC}$  of 2.5–3.3, input = 800 mv<sub>p-p</sub>



Figure 2. Typical  $V_{OUT\,P-P}$  vs. Frequency at 25°C



Figure 3. Input Structure



Figure 4. Additive Phase Jitter RMS from 12 kHz to 20 MHz @ 622 MHz, Typical 0.025 ps





Figure 5. Differential Inputs Driven Differentially

Figure 6. AC Reference Measurement





Figure 7. Differential Input Driven Single-Ended

Figure 8. Differential Inputs Driven Differentially



Figure 9. V<sub>th</sub> Diagram



Figure 10. V<sub>CMR</sub> Diagram



Figure 11. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8173/D)



Figure 12. LVPECL Interface

Figure 13. LVDS Interface



Figure 14. Standard 50  $\Omega$  Load CML Interface

Figure 15. Capacitor–Coupled
Differential Interface
(V<sub>T</sub> Connected to V<sub>REFAC</sub>)

\* $V_{REFAC}$  bypassed to ground with a 0.01  $\mu F$  capacitor



Figure 16. Capacitor–Coupled Single–Ended Interface (V<sub>T</sub> Connected to V<sub>REFAC</sub>)



Figure 17. Tape and Reel Pin 1 Quadrant Orientation

### **ORDERING INFORMATION**

| Device        | Package                         | Shipping <sup>†</sup>                                               |
|---------------|---------------------------------|---------------------------------------------------------------------|
| NB7L1008MNG   | QFN32<br>(Pb-Free, Halide-Free) | 74 Units / Rail                                                     |
| NB7L1008MNTXG | QFN32<br>(Pb-Free, Halide-Free) | 1,000 / Tape & Reel<br>(Pin 1 Orientation in Quadrant B, Figure 17) |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <a href="https://example.com/BRD8011/D">BRD8011/D</a>.

GigaComm is a trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.





#### **RECOMMENDED** SOLDERING FOOTPRINT\*



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and

# QFN32 5x5, 0.5P

**DATE 23 OCT 2013** 

#### NOTES:

- 1. DIMENSIONS AND TOLERANCING PER
- ASME Y14.5M, 1994.
  2. CONTROLLING DIMENSION: MILLIMETERS.
  3. DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN
- 0.15 AND 0.30MM FROM THE TERMINAL TIP.
  COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

| MILLIMETERS |                                                                                         |  |
|-------------|-----------------------------------------------------------------------------------------|--|
| MIN         | MAX                                                                                     |  |
| 0.80        | 1.00                                                                                    |  |
|             | 0.05                                                                                    |  |
| 0.20        | REF                                                                                     |  |
| 0.18        | 0.30                                                                                    |  |
| 5.00 BSC    |                                                                                         |  |
| 2.95        | 3.25                                                                                    |  |
| 5.00 BSC    |                                                                                         |  |
| 2.95        | 3.25                                                                                    |  |
| 0.50 BSC    |                                                                                         |  |
| 0.20        |                                                                                         |  |
| 0.30        | 0.50                                                                                    |  |
|             | 0.15                                                                                    |  |
|             | MIN<br>0.80<br><br>0.20<br>0.18<br>5.00<br>2.95<br>5.00<br>2.95<br>0.50<br>0.20<br>0.30 |  |

### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code

= Assembly Location WL = Wafer Lot

= Year VV WW = Work Week = Pb-Free Package

(Note: Microdot may be in either loca-

\_tion) \*This information is generic. Please refer to device data sheet for actual part marking.

Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER | 00401100000                | Electronic versions are u |
|-----------------|----------------------------|---------------------------|
| · •             | erence Manual, SOLDERRM/D. |                           |

uncontrolled except when accessed directly from the Document Repository. **DOCUMENT NUMBER:** 98AON20032D Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. **DESCRIPTION:** QFN32 5x5 0.5P **PAGE 1 OF 1** 

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales