# **Quad EIA-485 Line Drivers** with Three-State Outputs

The ON Semiconductor MC75172B/174B Quad Line drivers are differential high speed drivers designed to comply with the EIA–485 Standard. Features include three–state outputs, thermal shutdown, and output current limiting in both directions. These devices also comply with EIA–422–A, and CCITT Recommendations V.11 and X.27.

The MC75172B/174B are optimized for balanced multipoint bus transmission at rates in excess of 10 MBPS. The outputs feature wide common mode voltage range, making them suitable for party line applications in noisy environments. The current limit and thermal shutdown features protect the devices from line fault conditions. These devices offer optimum performance when used with the MC75173 and MC75175 line receivers.

Both devices are available in 16-pin plastic PDIP and 20-pin wide body surface mount packages.

# Features

- Meets EIA-485 Standard for Party Line Operation
- Meets EIA-422-A and CCITT Recommendations V.11 and X.27
- Operating Ambient Temperature: -40°C to +85°C
- High Impedance Outputs
- Common Mode Output Voltage Range: -7.0 to 12 V
- Positive and Negative Current Limiting
- Transmission Rates in Excess of 10 MBPS
- Thermal Shutdown at 150°C Junction Temperature, (±20°C)
- Single 5.0 V Supply
- Pin Compatible with TI SN75172/4 and NS  $\mu$ A96172/4
- Interchangeable with MC3487 and AM26LS31 for EIA-422-A Applications
- Pb–Free Packages are Available\*

# MAXIMUM RATING

| Rating                                                                         | Symbol           | Value         | Unit |
|--------------------------------------------------------------------------------|------------------|---------------|------|
| Power Supply Voltage                                                           | V <sub>CC</sub>  | -0.5, +7.0    | Vdc  |
| Input Voltage (Data, Enable)                                                   | V <sub>in</sub>  | +7.0          | Vdc  |
| Input Current (Data, Enable)                                                   | l <sub>in</sub>  | -24           | mA   |
| Applied Output Voltage, when in 3–State Condition ( $V_{CC} = 5.0 \text{ V}$ ) | V <sub>za</sub>  | –10, +14      | Vdc  |
| Applied Output Voltage, when $V_{CC} = 0 V$                                    | V <sub>zb</sub>  | ±14           | Vdc  |
| Output Current                                                                 | Ι <sub>Ο</sub>   | Self-Limiting | -    |
| Storage Temperature                                                            | T <sub>stg</sub> | -65, +150     | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. Devices should not be operated at these limits. The "Recommended Operating Conditions" table provides for actual device operation.

\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.



# **ON Semiconductor®**

http://onsemi.com

# **QUAD EIA-485 LINE DRIVERS**

SOIC-20 WB DW SUFFIX CASE 751D



PDIP-16 P SUFFIX CASE 648



# MARKING DIAGRAMS MC17517xBDW AWLYYWWG 8888888888 MC75174BP AWLYYWWG 0 ᠂ᡝᢧᢑᢑᢑᢑᢑᢑᢑᡆᡁ = 2 or 4 х А = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Package

# ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 11 of this data sheet.

# **RECOMMENDED OPERATING CONDITIONS**

| Characteristic                                                 | Symbol          | Min      | Тур  | Max             | Unit |
|----------------------------------------------------------------|-----------------|----------|------|-----------------|------|
| Power Supply Voltage                                           | V <sub>CC</sub> | +4.75    | +5.0 | +5.25           | Vdc  |
| Input Voltage (All Inputs)                                     | V <sub>in</sub> | 0        | -    | V <sub>CC</sub> | Vdc  |
| Output Voltage in 3–State Condition, or when $V_{CC} = 0 V$    | V <sub>cm</sub> | -7.0     | -    | +12             | Vdc  |
| Output Current (Normal data transmission)                      | Ι <sub>Ο</sub>  | -65      | -    | +65             | mA   |
| Operating Ambient Temperature (see text)<br>EIA-485<br>EIA-422 | T <sub>A</sub>  | -40<br>0 | -    | +85             | °C   |

2. All limits are not necessarily functional concurrently.

# **ELECTRICAL CHARACTERISTICS** ( $-40^{\circ}C \le T_A \le 85^{\circ}C$ , 4.75 V $\le V_{CC} \le 5.25$ V, unless otherwise noted.)

| Characteristic                                                                                                                                                                                                                                                                                                                                                                                                 | Symbol                                                                                                                                                      | Min                       | Тур                                         | Max                                       | Unit                                              |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------------------------|-------------------------------------------|---------------------------------------------------|
| Output Voltage<br>Single-Ended Voltage<br>$I_O = 0$<br>High @ $I_O = -33$ mA<br>Low @ $I_O = +33$ mA<br>Differential Voltage<br>Open Circuit ( $I_O = 0$ )<br>$R_L = 54 \Omega$ (Figure 1)                                                                                                                                                                                                                     | V <sub>0</sub><br>V <sub>0H</sub><br>V <sub>0L</sub><br> V <sub>0D1</sub>  <br> V <sub>0D2</sub>                                                            | 0<br>-<br>-<br>1.5<br>1.5 | -<br>4.0<br>1.6<br>3.4<br>2.3               | 6.0<br>-<br>-<br>6.0<br>5.0               | Vdc                                               |
| Change in Differential*, $R_L = 54 \Omega$ (Figure 1)<br>Differential Voltage, $R_L = 100 \Omega$ (Figure 1)<br>Change in Differential*, $R_L = 100 \Omega$ (Figure 1)<br>Differential Voltage, $-7.0 V \le V_{cm} \le 12 V$ (Figure 2)<br>Change in Differential*, $-7.0 V \le V_{cm} \le 12 V$ (Figure 2)<br>Offset Voltage, $R_L = 54 \Omega$ (Figure 1)<br>Change in Offset*, $R_L = 54 \Omega$ (Figure 1) | ΔV <sub>OD2</sub>  <br> V <sub>OD2A</sub>  <br> ΔV <sub>OD2A</sub>  <br> V <sub>OD3</sub>  <br> ΔV <sub>OD3</sub>  <br>V <sub>OS</sub><br> ΔV <sub>OS</sub> | -<br>-<br>1.5<br>-<br>-   | 5.0<br>2.2<br>5.0<br>-<br>5.0<br>2.9<br>5.0 | 200<br>-<br>200<br>5.0<br>200<br>-<br>200 | mVdc<br>Vdc<br>wVdc<br>Vdc<br>mVdc<br>Vdc<br>wVdc |
| Output Current (Each Output)<br>Power Off Leakage, $V_{CC} = 0$ , -7.0 V $\leq V_O \leq 12$ V<br>Leakage in 3-State Mode, -7.0 V $\leq V_O \leq 12$ V                                                                                                                                                                                                                                                          | I <sub>O(off)</sub><br>I <sub>OZ</sub>                                                                                                                      | -50<br>-50                | 0<br>0                                      | +50<br>+50                                | μΑ                                                |
| Short Circuit Current to Ground Short Circuit Current, –7.0 V $\leq$ V_O $\leq$ 12 V                                                                                                                                                                                                                                                                                                                           | I <sub>OSR</sub><br>I <sub>OS</sub>                                                                                                                         | -150<br>-250              |                                             | +150<br>+250                              | mA                                                |
| Inputs<br>Low Level Voltage (Pins 4 & 12, MC75174B only)<br>Low Level Voltage (All Other Pins)<br>High Level Voltage (All Inputs)                                                                                                                                                                                                                                                                              | V <sub>IL(A)</sub><br>V <sub>IL(B)</sub><br>V <sub>IH</sub>                                                                                                 | 0<br>0<br>2.0             | -<br>-<br>-                                 | 0.7<br>0.8<br>V <sub>CC</sub>             | Vdc                                               |
| Current @ $V_{in}$ = 2.7 V (All Inputs)<br>Current @ $V_{in}$ = 0.5 V (All Inputs)                                                                                                                                                                                                                                                                                                                             | l <sub>IH</sub><br>l <sub>IL</sub>                                                                                                                          | _<br>_100                 | 0.2<br>-15                                  | 20<br>-                                   | μΑ                                                |
| Clamp Voltage (All Inputs, I <sub>in</sub> = -18 mA)                                                                                                                                                                                                                                                                                                                                                           | V <sub>IK</sub>                                                                                                                                             | -1.5                      | -                                           | -                                         | Vdc                                               |
| Thermal Shutdown Junction Temperature                                                                                                                                                                                                                                                                                                                                                                          | T <sub>jts</sub>                                                                                                                                            | -                         | +150                                        | -                                         | °C                                                |
| Power Supply Current (Outputs Open, V <sub>CC</sub> = 5.25 V)<br>Outputs Enable<br>Outputs Disabled                                                                                                                                                                                                                                                                                                            | Icc                                                                                                                                                         |                           | 60<br>30                                    | 70<br>40                                  | mA                                                |

3. \*V<sub>in</sub> switched from 0.8 to 2.0 V. Typical values determined at 25°C ambient and 5.0 V supply.

# TIMING CHARACTERISTICS (T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5.0 V)

| Characteristics                                                                                                                                                                                                                                                                                                                                                                                                | Symbol                                                                                          | Min         | Тур                                                | Max                                          | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------|----------------------------------------------------|----------------------------------------------|------|
| Propagation Delay – Input to Single–ended Output (Figure 3)<br>Output Low–to–High<br>Output High–to–Low                                                                                                                                                                                                                                                                                                        | t <sub>PLH</sub><br>t <sub>PHL</sub>                                                            |             | 23<br>18                                           | 30<br>30                                     | ns   |
| Propagation Delay – Input to Differential Output (Figure 4)<br>Input Low-to-High<br>Input High-to-Low                                                                                                                                                                                                                                                                                                          | t <sub>PLH(D)</sub><br>t <sub>PHL(D)</sub>                                                      |             | 15<br>17                                           | 25<br>25                                     | ns   |
| Differential Output Transition Time (Figure 4)                                                                                                                                                                                                                                                                                                                                                                 | t <sub>dr</sub> , t <sub>df</sub>                                                               | -           | 19                                                 | 25                                           | ns   |
| Skew Timing                                                                                                                                                                                                                                                                                                                                                                                                    | tsk1<br>tsk2<br>tsk3                                                                            | -<br>-<br>- | 0.2<br>1.5<br>1.5                                  | -<br>-<br>-                                  | ns   |
| Enable Timing<br>Single-ended Outputs (Figure 5)<br>Enable to Active High Output<br>Enable to Active Low Output<br>Active High to Disable (using Enable)<br>Active Low to Disable (using Enable)<br>Enable to Active High Output (MC75172B only)<br>Enable to Active Low Output (MC75172B only)<br>Active High to Disable (using Enable, MC75172B only)<br>Active Low to Disable (using Enable, MC75172B only) | tpzh(E)<br>tpzL(E)<br>tphz(E)<br>tplz(E)<br>tpzh(E)<br>tpzh(E)<br>tphz(E)<br>tphz(E)<br>tplz(E) |             | 48<br>20<br>35<br>30<br>58<br>28<br>38<br>38<br>36 | 60<br>30<br>45<br>50<br>70<br>35<br>50<br>50 | ns   |
| Differential Outputs (Figure 6)<br>Enable to Active Output<br>Enable to Active Output (MC75172B only)<br>Enable to 3–State Output<br>Enable to 3–State Output (MC75172B only)                                                                                                                                                                                                                                  | tpzd(E)<br>tpzd(E)<br>tpdz(E)<br>tpdz(E)<br>tpdz(E)                                             |             | 47<br>56<br>32<br>40                               | -<br>-<br>-                                  | ns   |

#### 1A 1 20 V<sub>CC</sub> 19 4A 1Y 2 NC 3 18 4Y 1Z 4 17 NC En 5 16 4Z ۲Q 15 En 2Z 6 NC 7 14 3Z 2Y 8 13 NC 12 3Y 2A 9 GND 10 11 3A

MC75172B

DW Package

# PIN CONNECTIONS



MC75174B





Figure 1. V<sub>DD</sub> Measurement

Figure 2. Common Mode Test



Figure 3. Propagation Delay, Single-Ended Outputs



2. $t_{SK1} = |t_{PLHD} - t_{PHLD}|$  for each driver. 3. $t_{SK2}$  computed by subtracting the shortest  $t_{PLHD}$  from the longest  $t_{PLHD}$  of the 4 drivers within a package. 4. $t_{SK3}$  computed by subtracting the shortest  $t_{PHLD}$  from the longest  $t_{PHLD}$  of the 4 drivers within a package.

# Figure 4. Propagation Delay, Differential Outputs





Figure 5. Enable Timing, Single-Ended Outputs











versus Input Voltage

versus Common Mode Voltage

# APPLICATIONS INFORMATION

#### Description

The MC75172B and MC75174B are differential line drivers designed to comply with EIA–485 Standard (April 1983) for use in balanced digital multipoint systems containing multiple drivers. The drivers also comply with EIA–422–A and CCITT Recommendations V.11 and X.27. The drivers meet the EIA–485 requirement for protection from damage in the event that two or more drivers attempt to transmit data simultaneously on the same cable. Data rates in excess of 10 MBPS are possible, depending on the cable length and cable characteristics. A single power supply, 5.0 V,  $\pm$ 5%, is required at a nominal current of 60 mA, plus load currents.

### Outputs

Each output (when active) will be a low or a high voltage, which depends on the input state and the load current (see Table 1, 2 and Figures 7 to 10). The graphs apply to each driver, regardless of how many other drivers within the package are supplying load current.

|            | Enab | oles | Out | puts |
|------------|------|------|-----|------|
| Data Input | EN   | EN   | Y   | Z    |
| Н          | Н    | Х    | Н   | L    |
| L          | н    | Х    | L   | н    |
| Н          | Х    | L    | н   | L    |
| L          | Х    | L    | L   | н    |
| Х          | L    | Н    | Z   | Z    |

Table 1. MC75172B Truth Table

Table 2. MC75174B Truth Table

|            |        | Outputs |   |
|------------|--------|---------|---|
| Data Input | Enable | Y       | Z |
| Н          | Н      | Н       | L |
| L          | Н      | L       | Н |
| Х          | L      | Z       | Z |

H = Logic high, L = Logic low, X = Irrelevant, Z = High impedance

The two outputs of a driver are always complementary. A "high" output can only source current out, while a "low" output can only sink current (except for short circuit current – see Figure 16).

The outputs will be in the high impedance mode when:

- a) the Enable inputs are set according to Table 1 or 2;
- b) V<sub>CC</sub> is less than 1.5 V;
- c) the junction temperature exceeds the trip point of the thermal shutdown circuit (see below). When in this condition, the output's source and sink capability are shut off, and only leakage currents will flow (see Figures 13, 14). Disabled outputs may be taken to any voltage between -7.0 V and 12 V without damage.

The drivers are protected from short circuits by two methods:

- a) Current limiting is provided at each output, in both the source and sink direction, for shorts to any voltage within the range of 12V to -7.0V, with respect to circuit ground (see Figure 16). The short circuit current will flow until the fault is removed, or until the thermal shutdown circuit activates (see below). The current limiting circuit has a negative temperature coefficient and requires no resetting upon removal of the fault condition.
- b) A thermal shutdown circuit disables the outputs when the junction temperature reaches  $150^{\circ}$ C,  $\pm 20^{\circ}$ C. The thermal shutdown circuit has a hysteresis of  $\approx 12^{\circ}$ C to prevent oscillations. When this circuit activates, the output stage of each driver is put into the high impedance mode, thereby shutting off the output currents. The remainder of the internal circuitry remains biased. The outputs will become active once again as the IC cools down.

# **Driver Inputs**

The driver inputs determine the state of the outputs in accordance with Tables 1 and 2. The driver inputs have a nominal threshold of 1.2 V, and their voltage must be kept within the range of 0 V to  $V_{CC}$  for proper operation. If the voltage is taken more than 0.5 V below ground, excessive currents will flow, and proper operation of the drivers will be affected. An open pin is equivalent to a logic high, but good design practices dictate that inputs should never be left open. The characteristics of the driver inputs are shown in Figure 15. This graph is not affected by the state of the Enable pins.

# Enable Logic

Each driver's outputs are active when the Enable inputs (Pins 4 and 12) are true according to Tables 1 and 2.

The Enable inputs have a nominal threshold of 1.2 V and their voltage must be kept within the range of 0 V to  $V_{CC}$  for proper operation. If the voltage is taken more than 0.5 V below ground, excessive currents will flow, and proper operation of the drivers will be affected. An open pin is equivalent to a logic high, but good design practices dictate that inputs should never be left open. The Enable input characteristics are shown in Figure 15.

# **Operating Temperature Range**

The minimum ambient operating temperature is listed as  $-40^{\circ}$ C to meet EIA-485 specifications, and 0°C to meet EIA-422-A specifications. The higher V<sub>OD</sub> required by EIA-422-A is the reason for the narrower temperature range.

The maximum ambient operating temperature (applicable to both EIA–485 and EIA–422–A) is listed as 85°C. However, a lower ambient may be required depending on system use (i.e. specifically how many drivers within a package are used) and at what current levels they are operating. The maximum power which may be dissipated within the package is determined by:

$$PD_{max} = \frac{T_{Jmax} - T_A}{R_{\theta JA}}$$

where:

 $R_{\theta JA}$  = package thermal resistance (typical 70°C/W for the DIP package, 85°C/W for SOIC package);  $T_{Jmax}$  = max. operating junction temperature, and

 $T_A$  = ambient temperature.

Since the thermal shutdown feature has a trip point of  $150^{\circ}$ C,  $\pm 20^{\circ}$ C,  $T_{Jmax}$  is selected to be  $130^{\circ}$ C. The power dissipated within the package is calculated from:

| PD     | $= \{ [(V_{CC} - V_{OH}) \bullet I_{OH}] + V_{OL} \bullet I_{OL}) \} \text{ each}$ |
|--------|------------------------------------------------------------------------------------|
|        | driver + ( $V_{CC} \bullet I_{CC}$ )                                               |
| where: | $V_{CC}$ = the supply voltage;                                                     |
|        | V <sub>OH</sub> , V <sub>OL</sub> are measured or estimated from                   |
|        | Figures 7 to 10;                                                                   |
|        | $I_{CC}$ = the quiescent power supply current                                      |
|        | (typical 60 mA).                                                                   |

As indicated in the equation, the first term (in brackets) must be calculated and summed for each of the four drivers, while the last term is common to the entire package.

*Example 1:*  $T_A = 25^{\circ}C$ ,  $I_{OL} = I_{OH} = 55$  mA for each driver,  $V_{CC} = 5.0$  V, DIP package. How many drivers per package can be used?

Maximum allowable power dissipation is:

$$PD_{max} = \frac{130^{\circ}C - 25^{\circ}C}{70^{\circ}C/W} = 1.5 W$$

Since the power supply current of 60 mA dissipates 300 mW, that leaves 1.2 W (1.5 W – 0.3 W) for the drivers. From Figures 7 and 9,  $V_{OL} \approx 1.75$  V, and  $V_{OH} \approx 3.85$  V. The power dissipated in each driver is:

 $\{(5.0 - 3.85) \bullet 0.055\} + (1.75 \bullet 0.055) = 160 \text{ mW}.$ 

Since each driver dissipates 160 mW, the four drivers per package could be used in this application.

*Example 2:*  $T_A = 85^{\circ}C$ ,  $I_{OL} = 27.8 \text{ mA}$ ,  $I_{OH} = 20 \text{ mA}$  for each driver,  $V_{CC} = 5.0 \text{ V}$ , SOIC package. How many drivers per package can be used?

Maximum allowable power dissipation is:

$$PD_{max} = \frac{130^{\circ}C - 85^{\circ}C}{85^{\circ}C/W} = 0.53 W$$

Since the power supply current of 60 mA dissipates 300 mW, that leaves 230 mW (530 mW - 300 mW) for the

drivers. From Figures 8 and 10 (adjusted for  $V_{CC} = 5.0 \text{ V}$ ),  $V_{OL} \approx 1.38 \text{ V}$ , and  $V_{OH} \approx 4.27 \text{ V}$ . The power dissipated in each driver is:

 $\{(5.0 - 4.27) \bullet 0.020\} + (1.38 \bullet 0.0278) = 53 \text{ mW}$ 

Since each driver dissipates 53 mW, the use of all four drivers in a package would be marginal. Options include reducing the load current, reducing the ambient temperature, and/or providing a heat sink.

#### System Requirements

EIA-485 requires each driver to be capable of transmitting data differentially to at least 32 unit loads, plus an equivalent DC termination resistance of  $60\Omega$ , over a common mode voltage of -7.0 to 12 V. A unit load (U.L.), as defined by EIA-485, is shown in Figure 17.



Reprinted from EIA–485, Electronic Industries Association, Washington, DC.

#### Figure 17. Unit Load Definition

A load current within the shaded regions represents an impedance of less than one U.L., while a load current of a magnitude outside the shaded area is greater than one U.L. A system's total load is the sum of the unit load equivalents of each receiver's input current, and each disabled driver's output leakage current. The  $60\Omega$  termination resistance mentioned above allows for two  $120\Omega$  terminating resistors.

Using the EIA–485 requirements (worst case limits), and the graphs of Figures 7 and 9, it can be determined that the maximum current an MC75172B or MC75174B driver will source or sink is  $\approx 65$  mA.

### System Example

An example of a typical EIA–485 system is shown in Figure 18. In this example, it is assumed each receiver's input characteristics correspond to 1.0 U.L. as defined in Figure 17. Each "off" driver, with a maximum leakage of  $\pm 50 \,\mu\text{A}$  over the common mode range, presents a load of  $\approx 0.06 \,\text{U.L}$ . The total load for the active driver is therefore 8.3 unit loads, plus the parallel combination of the two terminating resistors ( $60\Omega$ ). It is up to the system software to control the driver Enable pins to ensure that only one driver is active at any time.

### **Termination Resistors**

Transmission line theory states that, in order to preserve the shape and integrity of a waveform traveling along a cable, the cable must be terminated in an impedance equal to its characteristic impedance. In a system such as that depicted in Figure 18, in which data can travel in both directions, both physical ends of the cable must be terminated. Stubs, leading to each receiver and driver, should be as short as possible. Leaving off the terminations will generally result in reflections which can have amplitudes of several volts above  $V_{CC}$  or below ground. These overshoots and undershoots can disrupt the driver and/or receiver operation, create false data, and in some cases damage components on the bus.



NOTES: 1. Terminating resistors RT must be located at the physical ends of the cable.

2. Stubs should be as short as possible.

 Circuit ground of all drivers and receivers must be connected via a dedicated wire within the cable. Do not rely on chassis ground or power line ground.

Figure 18. Typical EIA-485 System

### **COMPARING SYSTEM REQUIREMENTS**

| Characteristic                                       | Symbol                               | EIA-485                                                      | EIA-422-A                                                                        | V.11 and X.27                                                                                 |
|------------------------------------------------------|--------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| GENERATOR (Driver)                                   | ,                                    | '                                                            |                                                                                  | '                                                                                             |
| Output Impedance (Note 1)                            | Z <sub>out</sub>                     | Not Specified                                                | < 100 Ω                                                                          | 50 10 100 Ω                                                                                   |
| Open Circuit Voltage<br>Differential<br>Single–Ended | V <sub>OCD</sub><br>V <sub>OCS</sub> | 1.5 to 6.0 V<br>< 6.0 V                                      | ≤ 6.0 V<br>≤ 6.0 V                                                               | ≤ 6.0 V, w/3.9 kΩ, Load<br>≤ 6.0 V, w/3.9 kΩ, Load                                            |
| Loaded Differential Voltage                          | V <sub>OD</sub>                      | 1.5 to 5.0 V, w/54 $\Omega$ load                             | $\geq$ 2.0 V or $\geq$ 0.5 V <sub>OCD</sub> ,<br>w/100 $\Omega$ load             | $\geq 2.0 \text{ V or} \geq 0.5 \text{ V}_{\text{OCD}}, \\ \text{w/100 } \Omega \text{ load}$ |
| Differential Voltage Balance                         | $\Delta V_{OD}$                      | < 200 mV                                                     | ≤ 400 mV                                                                         | < 400 mV                                                                                      |
| Output Common Mode Range                             | V <sub>CM</sub>                      | –7.0 to +12 V                                                | Not Specified                                                                    | Not Specified                                                                                 |
| Offset Voltage                                       | V <sub>OS</sub>                      | $-1.0 < V_{OS} < 3.0 V$                                      | ≤ 3.0 V                                                                          | ≤ 3.0 V                                                                                       |
| Offset Voltage Balance                               | $\Delta V_{OS}$                      | < 200 mV                                                     | ≤ 400 mV                                                                         | < 400 mV                                                                                      |
| Short Circuit Current                                | I <sub>OS</sub>                      | $\leqslant$ 250 mA for –7.0 to 12 V                          | ≤ 150 mA to ground                                                               | ≤ 150 mA to ground                                                                            |
| Leakage Current ( $V_{CC} = 0$ )                     | I <sub>OLK</sub>                     | Not Specified                                                | ≤ 100 μA to -0.25 V thru<br>6.0 V                                                | $\leqslant$ 100 $\mu A$ to $\pm$ 0.25 V                                                       |
| Output Rise/Fall Time (Note 2)                       | t <sub>r</sub> , t <sub>f</sub>      | $\leqslant$ 0.3 T <sub>B</sub> , w/54 $\Omega$ /1150 pF load | $\leqslant 0.1~T_B~\text{or}~\leqslant~20~\text{ns, w/100}$ $\Omega~\text{load}$ | $\leqslant$ 0.1 T_B or $\leqslant$ 20 ns, w/100 $\Omega$ load                                 |
| RECEIVER                                             |                                      |                                                              |                                                                                  |                                                                                               |
| Input Sensitivity                                    | V <sub>th</sub>                      | ± 200 mV                                                     | ± 200 mV                                                                         | ± 300 mV                                                                                      |
| Input Bias Voltage                                   | V <sub>bias</sub>                    | ≤ 3.0 V                                                      | ≤ 3.0 V                                                                          | ≤ 3.0 V                                                                                       |
| Input Common Mode Range                              | V <sub>cm</sub>                      | –7.0 to 12 V                                                 | –7.0 to 7.0 V                                                                    | –7.0 to 7.0 V                                                                                 |
| input common Mode (talige                            | • cm                                 | 1.0.012 V                                                    | 7.0 13 7.0 V                                                                     | 1.0 10 1.0                                                                                    |

NOTES: 1. Compliance with V.11 and X.27 (Blue book) output impedance requires external resistors in series with the outputs of the MC75172B and MC75174B.

Spec number of U.L.

R<sub>in</sub>

2.  $T_B = Bit time.$ 

Dynamic Input Impedance

#### **Additional Information**

≥4 kΩ

≥4 kΩ

Copies of the EIA Recommendations (EIA–485 and EIA–422–A) can be obtained from the Electronics Industries Association, Washington, D.C. (202–457–4966). Copies of the CCITT Recommendations (V.11 and X.27) can be obtained from the United States Department of Commerce, Springfield, VA (703–487–4600).

#### **ORDERING INFORMATION**

| Device        | Operating Temperature Range                           | Package                | Shipping <sup>†</sup> |
|---------------|-------------------------------------------------------|------------------------|-----------------------|
| MC75172BDW    |                                                       | SOIC-20WB              |                       |
| MC75172BDWG   |                                                       | SOIC-20WB<br>(Pb-Free) | 38 Units / Rail       |
| MC75172BDWR2  |                                                       | SOIC-20WB              |                       |
| MC75172BDWR2G | $T_{A} = -40^{\circ} \text{ to } +85^{\circ}\text{C}$ | SOIC-20WB<br>(Pb-Free) | 1000 / Tape & Reel    |
| MC75174BDW    |                                                       | SOIC-20WB              |                       |
| MC75174BDWG   |                                                       | SOIC-20WB<br>(Pb-Free) | 38 Units / Rail       |
| MC75174BDWR2  |                                                       | SOIC-20WB              |                       |
| MC75174BDWR2G |                                                       | SOIC-20WB<br>(Pb-Free) | 1000 / Tape & Reel    |
| MC75174BP     |                                                       | PDIP-16                |                       |
| MC75174BPG    |                                                       | PDIP-16<br>(Pb-Free)   | 25 Units / Rail       |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



🕀 0.010 🕅 C A 🕅 B 🕅

STYLE 1: STYLE 2: PIN 1. COMMON DRAIN CATHODE CATHODE PIN 1. 2. 2. з. CATHODE 3. COMMON DRAIN COMMON DRAIN 4. CATHODE 4. 5. CATHODE 5. 6. CATHODE 6. COMMON DRAIN 7. CATHODE 7. COMMON DRAIN CATHODE COMMON DRAIN 8. 9. 8. 9. ANODE GATE 10. ANODE 10. SOURCE ANODE ANODE 11. 12. GATE SOURCE 11. 12. 13. ANODE 13. GATE 14. 15. ANODE ANODE 14. 15. SOURCE GATE 16. ANODE 16. SOURCE

SIDE VIEW

NOTE 6



NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2
- 3.
- DIMENSIONING AND TOLERANGURA PER ASIME 114.300, 1994. CONTROLLING DIMENSION: INCHES. DIMENSIONS A, A1 AND L ARE MEASURED WITH THE PACK-AGE SEATED IN JEDEC SEATING PLANE GAUGE GS-3. DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS ARE NOT TO EXCEED 0.10 INCH. 4.
- DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR 5. TO DATUM C.
- DIMENSION 6B IS MEASURED AT THE LEAD TIPS WITH THE LEADS UNCONSTRAINED. DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF THE 6.
- 7
- LEADS, WHERE THE LEADS EXIT THE BODY. PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE 8 CORNERS).

|     | INCHES MILLIMETERS |           |        |       |  |
|-----|--------------------|-----------|--------|-------|--|
| DIM | MIN                | MAX       | MIN    | MAX   |  |
|     | IVITIN             |           | IVITIN |       |  |
| Α   |                    | 0.210     |        | 5.33  |  |
| A1  | 0.015              |           | 0.38   |       |  |
| A2  | 0.115              | 0.195     | 2.92   | 4.95  |  |
| b   | 0.014              | 0.022     | 0.35   | 0.56  |  |
| b2  | 0.060              | 0.060 TYP |        | TYP   |  |
| С   | 0.008              | 0.014     | 0.20   | 0.36  |  |
| D   | 0.735              | 0.775     | 18.67  | 19.69 |  |
| D1  | 0.005              |           | 0.13   |       |  |
| Е   | 0.300              | 0.325     | 7.62   | 8.26  |  |
| E1  | 0.240              | 0.280     | 6.10   | 7.11  |  |
| е   | 0.100              | 0.100 BSC |        | BSC   |  |
| eВ  |                    | 0.430     |        | 10.92 |  |
| L   | 0.115              | 0.150     | 2.92   | 3.81  |  |
| М   |                    | 10°       |        | 10°   |  |

GENERIC **MARKING DIAGRAM\*** 

| <sup>16</sup> <u> </u>                 |
|----------------------------------------|
| XXXXXXXXXXXXX                          |
| • xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx |
| O AWLYYWWG                             |
| ᠋ᡝᢧᠣᠣᠣᠣᠥᠥᡨ                             |

XXXXX = Specific Device Code

- = Assembly Location
- WL = Wafer Lot

А

- YY = Year
- WW = Work Week
- G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " .", may or may not be present.

| DOCUMENT NUMBER:                                                                  | 98ASB42431B                                                                                 | Electronic versions are uncontrolled except when accessed directly from the Document Reposite<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                              |                                                     |  |  |
|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--|--|
| DESCRIPTION:                                                                      | : PDIP-16 I                                                                                 |                                                                                                                                                                                                                                                                                                               |                                                     |  |  |
| ON Semiconductor reserves the right<br>the suitability of its products for any pa | to make changes without further notice to an<br>articular purpose, nor does ON Semiconducto | stries, LLC dba ON Semiconductor or its subsidiaries in the United States<br>y products herein. ON Semiconductor makes no warranty, representation<br>r assume any liability arising out of the application or use of any product or<br>rcidental damages. ON Semiconductor does not convey any license under | or guarantee regarding<br>circuit, and specifically |  |  |





\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

DATE 22 APR 2015

DUSEM

NOTES:

SOIC-20 WB CASE 751D-05 ISSUE H

- 1. DIMENSIONS ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TOLERANCES
- PER ASME Y14.5M, 1994. 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
- DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       |  |
|-----|-------------|-------|--|
| DIM | MIN         | MAX   |  |
| Α   | 2.35        | 2.65  |  |
| A1  | 0.10        | 0.25  |  |
| b   | 0.35        | 0.49  |  |
| C   | 0.23        | 0.32  |  |
| D   | 12.65       | 12.95 |  |
| Е   | 7.40        | 7.60  |  |
| е   | 1.27 BSC    |       |  |
| Н   | 10.05       | 10.55 |  |
| h   | 0.25        | 0.75  |  |
| L   | 0.50        | 0.90  |  |
| θ   | 0 °         | 7 °   |  |

GENERIC **MARKING DIAGRAM\*** 



= Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 98ASB42343B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | SOIC-20 WB  |                                                                                                                                                                                     | PAGE 1 OF 1 |  |  |
| onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. |             |                                                                                                                                                                                     |             |  |  |

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>