# Single Supply Quad Operational Amplifiers

The MC3403 is a low cost, quad operational amplifier with true differential inputs. The device has electrical characteristics similar to the popular MC1741C. However, the MC3403 has several distinct advantages over standard operational amplifier types in single supply applications. The quad amplifier can operate at supply voltages as low as 3.0 V or as high as 36 V with quiescent currents about one third of those associated with the MC1741C (on a per amplifier basis). The common mode input range includes the negative supply, thereby eliminating the necessity for external biasing components in many applications. The output voltage range also includes the negative power supply voltage.



- Short Circuit Protected Outputs
- Class AB Output Stage for Minimal Crossover Distortion
- True Differential Input Stage
- Single Supply Operation: 3.0 V to 36 V
  Split Supply Operation: ±1.5 V to ±18 V
- Low Input Bias Currents: 500 nA Max
- Four Amplifiers Per Package
- Internally Compensated
- Similar Performance to Popular MC1741C
- Industry Standard Pin-outs
- ESD Diodes Added for Increased Ruggedness
- Pb-Free Packages are Available





1



### ON Semiconductor®

http://onsemi.com

### MARKING DIAGRAMS







### **PIN CONNECTIONS**

= Pb-Free Package



#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

#### **ORDERING INFORMATION**

| Device     | Package              | Shipping <sup>†</sup> |
|------------|----------------------|-----------------------|
| MC3303D    | SOIC-14              |                       |
| MC3303DG   | SOIC-14<br>(Pb-Free) | 55 Units / Rail       |
| MC3303DR2  | SOIC-14              |                       |
| MC3303DR2G | SOIC-14<br>(Pb-Free) | 2500 Tape & Reel      |
| MC3303P    | PDIP-14              |                       |
| MC3303PG   | PDIP-14<br>(Pb-Free) | 25 Units / Rail       |
| MC3403D    | SOIC-14              |                       |
| MC3403DG   | SOIC-14<br>(Pb-Free) | 55 Units / Rail       |
| MC3403DR2  | SOIC-14              |                       |
| MC3403DR2G | SOIC-14<br>(Pb-Free) | 2500 Tape & Reel      |
| MC3403P    | PDIP-14              |                       |
| MC3403PG   | PDIP-14<br>(Pb-Free) | 25 Units / Rail       |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

### **MAXIMUM RATINGS**

| Rating                                             | Symbol                                               | Value                  | Unit |
|----------------------------------------------------|------------------------------------------------------|------------------------|------|
| Power Supply Voltages Single Supply Split Supplies | V <sub>CC</sub><br>V <sub>CC</sub> , V <sub>EE</sub> | 36<br>±18              | Vdc  |
| Input Differential Voltage Range (Note 1)          | $V_{IDR}$                                            | ±36                    | Vdc  |
| Input Common Mode Voltage Range (Notes 1 and 2)    | V <sub>ICR</sub>                                     | ±18                    | Vdc  |
| Storage Temperature Range                          | T <sub>stg</sub>                                     | -55 to +125            | °C   |
| Operating Ambient Temperature Range MC3303 MC3403  | T <sub>A</sub>                                       | -40 to +85<br>0 to +70 | °C   |
| Junction Temperature                               | TJ                                                   | 150                    | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

- Split power supplies.
- 2. For supply voltages less than ±18 V, the absolute maximum input voltage is equal to the supply voltage.

### **ELECTRICAL CHARACTERISTICS**

 $(V_{CC} = +15 \text{ V}, V_{EE} = -15 \text{ V} \text{ for MC3403}; V_{CC} = +14 \text{ V}, V_{EE} = GND \text{ for MC3303 } T_A = 25^{\circ}C, \text{ unless otherwise noted.})$ 

|                                                                                                                                                                            |                                   | MC3403                    |                           |              | MC3303                    |                             |               |       |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------------------|---------------------------|--------------|---------------------------|-----------------------------|---------------|-------|
| Characteristic                                                                                                                                                             | Symbol                            | Min                       | Тур                       | Max          | Min                       | Тур                         | Max           | Unit  |
| Input Offset Voltage  T <sub>A</sub> = T <sub>high</sub> to T <sub>low</sub> (Note 3)                                                                                      | V <sub>IO</sub>                   | -<br>-                    | 2.0<br>-                  | 10<br>12     | _<br>_                    | 2.0<br>-                    | 8.0<br>10     | mV    |
| Input Offset Current $T_A = T_{high}$ to $T_{low}$                                                                                                                         | I <sub>IO</sub>                   | -<br>-                    | 30<br>-                   | 50<br>200    | -<br>-                    | 30<br>-                     | 75<br>250     | nA    |
| Large Signal Open Loop Voltage Gain $V_O = \pm 10$ V, $R_L = 2.0$ k $\Omega$ $T_A = T_{high}$ to $T_{low}$                                                                 | A <sub>VOL</sub>                  | 20<br>15                  | 200<br>-                  | -<br>-       | 20<br>15                  | 200<br>-                    | -<br>-        | V/mV  |
| Input Bias Current $T_A = T_{high}$ to $T_{low}$                                                                                                                           | I <sub>IB</sub>                   | -<br>-                    | -200<br>-                 | -500<br>-800 | _<br>_                    | -200<br>-                   | -500<br>-1000 | nA    |
| Output Impedance f = 20 Hz                                                                                                                                                 | z <sub>o</sub>                    | _                         | 75                        | _            | _                         | 75                          | -             | Ω     |
| Input Impedance f = 20 Hz                                                                                                                                                  | z <sub>i</sub>                    | 0.3                       | 1.0                       | _            | 0.3                       | 1.0                         | -             | МΩ    |
| Output Voltage Range $\begin{array}{l} R_L = 10 \text{ k}\Omega \\ R_L = 2.0 \text{ k}\Omega \\ R_L = 2.0 \text{ k}\Omega, T_A = T_{high} \text{ to } T_{low} \end{array}$ | Vo                                | ±12<br>±10<br>±10         | ±13.5<br>±13<br>-         | -<br>-<br>-  | 12<br>10<br>10            | 12.5<br>12<br>-             | -<br>-<br>-   | V     |
| Input Common Mode Voltage Range                                                                                                                                            | V <sub>ICR</sub>                  | +13 V<br>-V <sub>EE</sub> | +13 V<br>-V <sub>EE</sub> | -            | +12 V<br>-V <sub>EE</sub> | +12.5 V<br>-V <sub>EE</sub> | -             | V     |
| Common Mode Rejection R <sub>S</sub> $\leq$ 10 k $\Omega$                                                                                                                  | CMR                               | 70                        | 90                        | -            | 70                        | 90                          | -             | dB    |
| Power Supply Current (V <sub>O</sub> = 0) R <sub>L</sub> = ∞                                                                                                               | I <sub>CC</sub> , I <sub>EE</sub> | -                         | 2.8                       | 7.0          | -                         | 2.8                         | 7.0           | mA    |
| Individual Output Short-Circuit Current (Note 4)                                                                                                                           | I <sub>SC</sub>                   | ±10                       | ±20                       | ±45          | ±10                       | ±30                         | ±45           | mA    |
| Positive Power Supply Rejection Ratio                                                                                                                                      | PSRR+                             | -                         | 30                        | 150          | -                         | 30                          | 150           | μV/V  |
| Negative Power Supply Rejection Ratio                                                                                                                                      | PSRR-                             | =                         | 30                        | 150          | -                         | 30                          | 150           | μV/V  |
| Average Temperature Coefficient of Input Offset Current $T_A = T_{high}$ to $T_{low}$                                                                                      | ΔΙ <sub>ΙΟ</sub> /ΔΤ              | -                         | 50                        | -            | -                         | 50                          | -             | pA/°C |
| Average Temperature Coefficient of Input Offset Voltage $T_A = T_{high}$ to $T_{low}$                                                                                      | $\Delta V_{IO}/\Delta T$          | -                         | 10                        | -            | -                         | 10                          | -             | μV/°C |
| Power Bandwidth $A_V=1,R_L=10\;\text{k}\Omega,V_O=20\;\text{V(p-p)},\text{THD}=5\%$                                                                                        | BWp                               | -                         | 9.0                       | -            | -                         | 9.0                         | -             | kHz   |
| Small–Signal Bandwidth $A_V = 1$ , $R_L = 10 \text{ k}\Omega$ , $V_O = 50 \text{ mV}$                                                                                      | BW                                | -                         | 1.0                       | -            | -                         | 1.0                         | -             | MHz   |
| Slew Rate $A_V = 1$ , $V_i = -10 \text{ V}$ to $+10 \text{ V}$                                                                                                             | SR                                | -                         | 0.6                       | _            | -                         | 0.6                         | -             | V/μs  |
| Rise Time $A_V = 1$ , $R_L = 10 \text{ k}\Omega$ , $V_O = 50 \text{ mV}$                                                                                                   | t <sub>TLH</sub>                  | -                         | 0.35                      | -            | -                         | 0.35                        | -             | μs    |
| Fall Time A <sub>V</sub> = 1, R <sub>L</sub> = 10 k $\Omega$ , V <sub>O</sub> = 50 mV                                                                                      | t <sub>TLH</sub>                  | -                         | 0.35                      | _            | _                         | 0.35                        | -             | μs    |
| Overshoot A <sub>V</sub> = 1, R <sub>L</sub> = 10 k $\Omega$ , V <sub>O</sub> = 50 mV                                                                                      | os                                | -                         | 20                        | _            | _                         | 20                          | -             | %     |
| Phase Margin $A_V = 1$ , $R_L = 2.0 \text{ k}\Omega$ , $V_O = 200 \text{ pF}$                                                                                              | φm                                | -                         | 60                        | _            | _                         | 60                          | -             | ٥     |
| Crossover Distortion<br>(V <sub>in</sub> = 30 mVpp,V <sub>out</sub> = 2.0 Vpp, f = 10 kHz)                                                                                 | -                                 | -                         | 1.0                       | -            | _                         | 1.0                         | -             | %     |

<sup>3.</sup> MC3303:  $T_{low} = -40^{\circ}C$ ,  $T_{high} = +85^{\circ}C$ , MC3403:  $T_{low} = 0^{\circ}C$ ,  $T_{high} = +70^{\circ}C$ 4. Not to exceed maximum package power dissipation.

**ELECTRICAL CHARACTERISTICS** ( $V_{CC} = 5.0 \text{ V}$ ,  $V_{EE} = GND$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.)

|                                                                                                                                                      |                  | MC3403                      |                             | MC3303 |                             |                             |        |                 |
|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------|-----------------------------|--------|-----------------------------|-----------------------------|--------|-----------------|
| Characteristic                                                                                                                                       | Symbol           | Min                         | Тур                         | Max    | Min                         | Тур                         | Max    | Unit            |
| Input Offset Voltage                                                                                                                                 | V <sub>IO</sub>  | -                           | 2.0                         | 10     | -                           | -                           | 10     | mV              |
| Input Offset Current                                                                                                                                 | I <sub>IO</sub>  | -                           | 30                          | 50     | _                           | -                           | 75     | nA              |
| Input Bias Current                                                                                                                                   | I <sub>IB</sub>  | -                           | -200                        | -500   | _                           | -                           | -500   | nA              |
| Large Signal Open Loop Voltage Gain $R_L=$ 2.0 $k\Omega$                                                                                             | A <sub>VOL</sub> | 10                          | 200                         | -      | 10                          | 200                         | -      | V/mV            |
| Power Supply Rejection Ratio                                                                                                                         | PSRR             | -                           | -                           | 150    | -                           | -                           | 150    | μV/V            |
| Output Voltage Range (Note 5)<br>$R_L = 10 \text{ k}\Omega, V_{CC} = 5.0 \text{ V}$<br>$R_L = 10 \text{ k}\Omega, 5.0 \leq V_{CC} \leq 30 \text{ V}$ | V <sub>OR</sub>  | 3.3<br>V <sub>CC</sub> -2.0 | 3.5<br>V <sub>CC</sub> -1.7 | -<br>- | 3.3<br>V <sub>CC</sub> -2.0 | 3.5<br>V <sub>CC</sub> -1.7 | -<br>- | V <sub>pp</sub> |
| Power Supply Current                                                                                                                                 | Icc              | -                           | 2.5                         | 7.0    | _                           | 2.5                         | 7.0    | mA              |
| Channel Separation<br>f = 1.0 kHz to 20 kHz<br>(Input Referenced)                                                                                    | CS               | _                           | -120                        | -      | -                           | -120                        | _      | dB              |

<sup>5.</sup> Output will swing to ground with a 10  $k\Omega$  pull down resistor.



Figure 1. Representative Schematic Diagram (1/4 of Circuit Shown)

#### CIRCUIT DESCRIPTION



Figure 2. Inverter Pulse Response

The MC3403/3303 is made using four internally compensated, two-stage operational amplifiers. The first stage of each consists of differential input device Q24 and Q22 with input buffer transistors Q25 and Q21 and the differential to single ended converter Q3 and Q4. The first



Figure 3. Sine Wave Response



Figure 5. Power Bandwidth

stage performs not only the first stage gain function but also performs the level shifting and Transconductance reduction functions. By reducing the Transconductance, a smaller compensation capacitor (only 5.0 pF) can be employed, thus saving chip area. The Transconductance reduction is accomplished by splitting the collectors of Q24 and Q22. Another feature of this input stage is that the input common mode range can include the negative supply or ground, in single supply operation, without saturating either the input devices or the differential to single–ended converter. The second stage consists of a standard current source load amplifier stage.

The output stage is unique because it allows the output to swing to ground in single supply operation and yet does not exhibit any crossover distortion in split supply operation. This is possible because Class AB operation is utilized.

Each amplifier is biased from an internal voltage regulator which has a low temperature coefficient, thus giving each amplifier good temperature characteristics as well as excellent power supply rejection.



Figure 4. Open Loop Frequency Response



Figure 6. Output Swing versus Supply Voltage



Figure 7. Input Bias Current versus Temperature



Figure 8. Input Bias Current versus Supply Voltage



Figure 9. Voltage Reference



Figure 10. Wien Bridge Oscillator



Figure 11. High Impedance Differential Amplifier



Figure 12. Comparator with Hysteresis



Figure 13. Bi-Quad Filter



Figure 14. Function Generator



Then: R3 = 
$$\frac{Q}{\pi f_0 C}$$
 R1 =  $\frac{R3}{2 A(f_0)}$  R2 =  $\frac{R1 R5}{4Q^2 R1 - R5}$ 

For less than 10% error from operational amplifier  $\frac{O_0 f_0}{BW}$  < 0.1 where fo and BW are expressed in Hz.

If source impedance varies, filter may be preceded with voltage follower buffer to stabilize filter parameters.

Figure 15. Multiple Feedback Bandpass Filter



**DATE 22 APR 2015** 

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  2. CONTROLLING DIMENSION: INCHES.
  3. DIMENSIONS A, A1 AND L ARE MEASURED WITH THE PACKAGE SEATED IN JEDEC SEATING PLANE GAUGE GS-3.
  4. DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS ARE
- NOT TO EXCEED 0.10 INCH.
  DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR TO DATUM C.
- DIMENSION 6B IS MEASURED AT THE LEAD TIPS WITH THE LEADS UNCONSTRAINED.
- DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF THE LEADS, WHERE THE LEADS EXIT THE BODY.

  PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE
- CORNERS).

|     | INC   | HES   | MILLIM | ETERS |
|-----|-------|-------|--------|-------|
| DIM | MIN   | MAX   | MIN    | MAX   |
| Α   |       | 0.210 |        | 5.33  |
| A1  | 0.015 |       | 0.38   |       |
| A2  | 0.115 | 0.195 | 2.92   | 4.95  |
| b   | 0.014 | 0.022 | 0.35   | 0.56  |
| b2  | 0.060 | TYP   | 1.52   | TYP   |
| С   | 0.008 | 0.014 | 0.20   | 0.36  |
| D   | 0.735 | 0.775 | 18.67  | 19.69 |
| D1  | 0.005 |       | 0.13   |       |
| Е   | 0.300 | 0.325 | 7.62   | 8.26  |
| E1  | 0.240 | 0.280 | 6.10   | 7.11  |
| е   | 0.100 | BSC   | 2.54   | BSC   |
| eB  |       | 0.430 |        | 10.92 |
| L   | 0.115 | 0.150 | 2.92   | 3.81  |
| М   |       | 10°   |        | 10°   |

### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location

WL = Wafer Lot YY = Year WW = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42428B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | PDIP-14     |                                                                                                                                                                                   | PAGE 1 OF 2 |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

### PDIP-14 CASE 646-06 ISSUE S

### **DATE 22 APR 2015**

| STYLE 1: PIN 1. COLLECTOR 2. BASE 3. EMITTER 4. NO CONNECTION 5. EMITTER 6. BASE 7. COLLECTOR 8. COLLECTOR 9. BASE 10. EMITTER 11. NO CONNECTION 12. EMITTER 13. BASE 14. COLLECTOR                                                                             | STYLE 2:<br>CANCELLED                                                                                                                                                                                                                                            | STYLE 3:<br>CANCELLED                                                                                                                                                                            | STYLE 4: PIN 1. DRAIN 2. SOURCE 3. GATE 4. NO CONNECTION 5. GATE 6. SOURCE 7. DRAIN 8. DRAIN 9. SOURCE 10. GATE 11. NO CONNECTION 12. GATE 13. SOURCE 14. DRAIN                                                                                                                    |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5: PIN 1. GATE 2. DRAIN 3. SOURCE 4. NO CONNECTION 5. SOURCE 6. DRAIN 7. GATE 8. GATE 9. DRAIN 10. SOURCE 11. NO CONNECTION 12. SOURCE 13. DRAIN 14. GATE                                                                                                 | STYLE 6: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. NO CONNECTION 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. NO CONNECTION 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE  | STYLE 7: PIN 1. NO CONNECTION 2. ANODE 3. ANODE 4. NO CONNECTION 5. ANODE 6. NO CONNECTION 7. ANODE 8. ANODE 9. ANODE 10. NO CONNECTION 11. ANODE 12. ANODE 13. NO CONNECTION 14. COMMON CATHODE | STYLE 8: PIN 1. NO CONNECTION 2. CATHODE 3. CATHODE 4. NO CONNECTION 5. CATHODE 6. NO CONNECTION 7. CATHODE 8. CATHODE 9. CATHODE 10. NO CONNECTION 11. CATHODE 12. CATHODE 13. NO CONNECTION 14. COMMON ANODE                                                                     |
| STYLE 9: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. ANODE/CATHODE 7. COMMON ANODE 8. COMMON ANODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. NO CONNECTION 12. ANODE/CATHODE 13. ANODE/CATHODE 14. COMMON CATHODE | STYLE 10: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. NO CONNECTION 7. COMMON ANODE 8. COMMON CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 11: PIN 1. CATHODE 2. CATHODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE 7. CATHODE 8. ANODE 9. ANODE 10. ANODE 11. ANODE 12. ANODE 13. ANODE 14. ANODE                                   | STYLE 12: PIN 1. COMMON CATHODE 2. COMMON ANODE 3. ANODE/CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. COMMON ANODE 7. COMMON CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. ANODE/CATHODE 12. ANODE/CATHODE 13. ANODE/CATHODE 14. ANODE/CATHODE 14. ANODE/CATHODE |

| DOCUMENT NUMBER: | 98ASB42428B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | PDIP-14     |                                                                                                                                                                                   | PAGE 2 OF 2 |

ON Semiconductor and IN are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.





△ 0.10

SOIC-14 NB CASE 751A-03 ISSUE L

**DATE 03 FEB 2016** 









- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
  - ASME Y14.5M, 1994.
    CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT
- MAXIMUM MATERIAL CONDITION.
  DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS.
- 5. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE

|     | MILLIN | IETERS | INC       | HES   |
|-----|--------|--------|-----------|-------|
| DIM | MIN    | MAX    | MIN       | MAX   |
| Α   | 1.35   | 1.75   | 0.054     | 0.068 |
| A1  | 0.10   | 0.25   | 0.004     | 0.010 |
| АЗ  | 0.19   | 0.25   | 0.008     | 0.010 |
| b   | 0.35   | 0.49   | 0.014     | 0.019 |
| D   | 8.55   | 8.75   | 0.337     | 0.344 |
| Е   | 3.80   | 4.00   | 0.150     | 0.157 |
| e   | 1.27   | BSC    | 0.050 BSC |       |
| Н   | 5.80   | 6.20   | 0.228     | 0.244 |
| h   | 0.25   | 0.50   | 0.010     | 0.019 |
| L   | 0.40   | 1.25   | 0.016     | 0.049 |
| М   | 0 °    | 7°     | 0 °       | 7 °   |

### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code Α = Assembly Location

WL = Wafer Lot Υ = Year WW = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

#### **SOLDERING FOOTPRINT\***

C SEATING PLANE



DIMENSIONS: MILLIMETERS

#### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                               | PAGE 1 OF 2 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### SOIC-14 CASE 751A-03 ISSUE L

### DATE 03 FEB 2016

| STYLE 1: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. NO CONNECTION 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. NO CONNECTION 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 2:<br>CANCELLED                                                                                                                                         | STYLE 3: PIN 1. NO CONNECTION 2. ANODE 3. ANODE 4. NO CONNECTION 5. ANODE 6. NO CONNECTION 7. ANODE 8. ANODE 9. ANODE 10. NO CONNECTION 11. ANODE 12. ANODE 13. NO CONNECTION 14. COMMON CATHODE                                                                | STYLE 4: PIN 1. NO CONNECTION 2. CATHODE 3. CATHODE 4. NO CONNECTION 5. CATHODE 6. NO CONNECTION 7. CATHODE 8. CATHODE 9. CATHODE 10. NO CONNECTION 11. CATHODE 12. CATHODE 13. NO CONNECTION 14. COMMON ANODE                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. NO CONNECTION 7. COMMON ANODE 8. COMMON CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 6: PIN 1. CATHODE 2. CATHODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE 7. CATHODE 8. ANODE 9. ANODE 10. ANODE 11. ANODE 12. ANODE 13. ANODE 14. ANODE | STYLE 7: PIN 1. ANODE/CATHODE 2. COMMON ANODE 3. COMMON CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. ANODE/CATHODE 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. COMMON CATHODE 12. COMMON ANODE 13. ANODE/CATHODE 14. ANODE/CATHODE | STYLE 8: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. ANODE/CATHODE 7. COMMON ANODE 8. COMMON ANODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. NO CONNECTION 12. ANODE/CATHODE 13. ANODE/CATHODE 14. COMMON CATHODE |

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Reposito<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                                  | PAGE 2 OF 2 |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales