## **Dual Up Counters** The MC14518B dual BCD counter and the MC14520B dual binary counter are constructed with MOS P-channel and N-channel enhancement mode devices in a single monolithic structure. Each consists of two identical, independent, internally synchronous 4-stage counters. The counter stages are type D flip-flops, with interchangeable Clock and Enable lines for incrementing on either the positive-going or negative-going transition as required when cascading multiple stages. Each counter can be cleared by applying a high level on the Reset line. In addition, the MC14518B will count out of all undefined states within two clock periods. These complementary MOS up counters find primary use in multi-stage synchronous or ripple counting applications requiring low power dissipation and/or high noise immunity. #### **Features** - Diode Protection on All Inputs - Supply Voltage Range = 3.0 Vdc to 18 Vdc - Internally Synchronous for High Internal and External Speeds - Logic Edge-Clocked Design Incremented on Positive Transition of Clock or Negative Transition on Enable - Capable of Driving Two Low-power TTL Loads or One Low-power Schottky TTL Load Over the Rated Temperature Range - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP Capable - This Device is Pb-Free and is RoHS Compliant #### $\textbf{MAXIMUM RATINGS} \text{ (Voltages Referenced to V}_{SS} \text{) (Note 1)}$ | Symbol | Parameter | Value | Unit | |------------------------------------|---------------------------------------------------|-------------------------------|------| | $V_{DD}$ | DC Supply Voltage Range | -0.5 to +18.0 | V | | V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range (DC or Transient) | -0.5 to V <sub>DD</sub> + 0.5 | V | | I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient) per Pin | ±10 | mA | | P <sub>D</sub> | Power Dissipation,<br>per Package (Note 2) | 500 | mW | | T <sub>A</sub> | Operating Temperature Range | -55 to +125 | °C | | T <sub>stg</sub> | Storage Temperature Range | -65 to +150 | °C | | TL | Lead Temperature<br>(8–Second Soldering) | 260 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. - Maximum Ratings are those values beyond which damage to the device may occur. - 2. Temperature Derating: "D/DW" Package: -7.0 mW/°C From 65°C To 125°C This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $V_{SS} \le (V_{in} \text{ or } V_{out}) \le V_{DD}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either VSS or VDD). Unused outputs must be left open. ### **ON Semiconductor** http://onsemi.com SOIC-16 WB DW SUFFIX CASE 751G #### **PIN ASSIGNMENT** | | 1● | | | $V_{DD}$ | |-----------------|----|----|---|-----------------| | $E_A$ | 2 | 15 | þ | $R_B$ | | $Q0_A$ | 3 | 14 | þ | Q3 <sub>B</sub> | | Q1 <sub>A</sub> | 4 | 13 | þ | Q2 <sub>B</sub> | | Q2 <sub>A</sub> | 5 | 12 | þ | Q1 <sub>B</sub> | | Q3 <sub>A</sub> | 6 | | | $Q0_B$ | | $R_A$ | 7 | 10 | þ | $E_B$ | | $V_{SS}$ | 8 | 9 | þ | $C_{B}$ | | | | | | | #### MARKING DIAGRAM xx = 18 or 20 A = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G = Pb–Free Indicator # ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet. #### **BLOCK DIAGRAM** ### **TRUTH TABLE** | Clock | Enable | Reset | Action | |-------|--------|-------|-------------------| | | 1 | 0 | Increment Counter | | 0 | ~ | 0 | Increment Counter | | ~ | Х | 0 | No Change | | Х | | 0 | No Change | | | 0 | 0 | No Change | | 1 | ~ | 0 | No Change | | Х | Х | 1 | Q0 thru Q3 = 0 | X = Don't Care ### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> 47 Units / Rail | | | |-----------------|-------------------------|---------------------------------------|--|--| | MC14518BDWG | SOIC-16 WB<br>(Pb-Free) | | | | | MC14518BDWR2G | SOIC-16 WB<br>(Pb-Free) | 1000 Units / Tape & Reel | | | | NLV14518BDWR2G* | SOIC-16 WB<br>(Pb-Free) | 1000 Units / Tape & Reel | | | | MC14520BDWG | SOIC-16 WB<br>(Pb-Free) | 47 Units / Rail | | | | MC14520BDWR2G | SOIC-16 WB<br>(Pb-Free) | 1000 Units / Tape & Reel | | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable. #### **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>) | | | | | - 5 | 5°C | 25°C 125°C | | 5°C | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------------------------|-------------------------------|----------------------|-------------------------------|-------------------------------------------------|----------------------|-------------------------------|----------------------|------| | Characteristic | | Symbol | V <sub>DD</sub><br>Vdc | Min | Max | Min | Typ<br>(Note 3) | Max | Min | Max | Unit | | Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub> or 0 | "0" Level | V <sub>OL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | Vdc | | $V_{in} = 0$ or $V_{DD}$ | "1" Level | V <sub>OH</sub> | 5.0<br>10<br>15 | 4.95<br>9.95<br>14.95 | | 4.95<br>9.95<br>14.95 | 5.0<br>10<br>15 | | 4.95<br>9.95<br>14.95 | | Vdc | | Input Voltage<br>(V <sub>O</sub> = 4.5 or 0.5 Vdc)<br>(V <sub>O</sub> = 9.0 or 1.0 Vdc)<br>(V <sub>O</sub> = 13.5 or 1.5 Vdc) | "0" Level | V <sub>IL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 2.25<br>4.50<br>6.75 | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | Vdc | | $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$<br>$(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$<br>$(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$ | "1" Level | V <sub>IH</sub> | 5.0<br>10<br>15 | 3.5<br>7.0<br>11 | -<br>-<br>- | 3.5<br>7.0<br>11 | 2.75<br>5.50<br>8.25 | -<br>-<br>- | 3.5<br>7.0<br>11 | -<br>-<br>- | Vdc | | Output Drive Current $ (V_{OH} = 2.5 \text{ Vdc}) $ $ (V_{OH} = 4.6 \text{ Vdc}) $ $ (V_{OH} = 9.5 \text{ Vdc}) $ $ (V_{OH} = 13.5 \text{ Vdc}) $ | Source | I <sub>OH</sub> | 5.0<br>5.0<br>10<br>15 | -3.0<br>-0.64<br>-1.6<br>-4.2 | | -2.4<br>-0.51<br>-1.3<br>-3.4 | -4.2<br>-0.88<br>-2.25<br>-8.8 | | -1.7<br>-0.36<br>-0.9<br>-2.4 | | mAdc | | $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$ | Sink | I <sub>OL</sub> | 5.0<br>10<br>15 | 0.64<br>1.6<br>4.2 | -<br>-<br>- | 0.51<br>1.3<br>3.4 | 0.88<br>2.25<br>8.8 | -<br>-<br>- | 0.36<br>0.9<br>2.4 | -<br>-<br>- | mAdc | | Input Current | | I <sub>in</sub> | 15 | - | ±0.1 | - | ±0.00001 | ±0.1 | - | ±1.0 | μAdc | | Input Capacitance (V <sub>in</sub> = 0) | | C <sub>in</sub> | - | - | _ | _ | 5.0 | 7.5 | _ | - | pF | | Quiescent Current<br>(Per Package) | | I <sub>DD</sub> | 5.0<br>10<br>15 | | 5.0<br>10<br>20 | -<br>-<br>- | 0.005<br>0.010<br>0.015 | 5.0<br>10<br>20 | -<br>-<br>- | 150<br>300<br>600 | μAdc | | Total Supply Current (Notes<br>(Dynamic plus Quiescer<br>Per Package)<br>(C <sub>L</sub> = 50 pF on all outpu<br>buffers switching) | nt, | I <sub>T</sub> | 5.0<br>10<br>15 | | | $I_T = ('$ | 0.6 μΑ/kHz) f<br>1.2 μΑ/kHz) f<br>1.7 μΑ/kHz) f | + I <sub>DD</sub> | | | μAdc | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 5. To calculate total supply current at loads other than 50 pF: $$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$ where: $I_T$ is in $\mu A$ (per package), $C_L$ in pF, $V = (V_{DD} - V_{SS})$ in volts, f in kHz is input frequency, and k = 0.002. <sup>3.</sup> Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.4. The formulas given are for the typical characteristics only at 25°C. ## SWITCHING CHARACTERISTICS (Note 6) ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}C$ ) | Characteristic | Symbol | V <sub>DD</sub> | Min | Typ<br>(Note 7) | Max | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------|-------------------|---------------------|-------------------|------| | Output Rise and Fall Time $t_{TLH}, t_{THL} = (1.5 \text{ ns/pF}) C_L + 25 \text{ ns}$ $t_{TLH}, t_{THL} = (0.75 \text{ ns/pF}) C_L + 12.5 \text{ ns}$ $t_{TLH}, t_{THL} = (0.55 \text{ ns/pF}) C_L + 9.5 \text{ ns}$ | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Propagation Delay Time Clock to Q/Enable to Q $t_{PLH}, t_{PHL} = (1.7 \text{ ns/pF}) \text{ C}_L + 215 \text{ ns}$ $t_{PLH}, t_{PHL} = (0.66 \text{ ns/pF}) \text{ C}_L + 97 \text{ ns}$ $t_{PLH}, t_{PHL} = (0.5 \text{ ns/pF}) \text{ C}_L + 75 \text{ ns}$ | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 280<br>115<br>80 | 560<br>230<br>160 | ns | | Reset to Q $t_{PHL} = (1.7 \text{ ns/pF}) C_L + 265 \text{ ns}$ $t_{PHL} = (0.66 \text{ ns/pF}) C_L + 117 \text{ ns}$ $t_{PHL} = (0.66 \text{ ns/pF}) C_L + 95 \text{ ns}$ | t <sub>PHL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 330<br>130<br>90 | 650<br>230<br>170 | ns | | Clock Pulse Width | t <sub>w(H)</sub> | 5.0<br>10<br>15 | 200<br>100<br>70 | 100<br>50<br>35 | -<br>-<br>- | ns | | Clock Pulse Frequency | f <sub>cl</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 2.5<br>6.0<br>8.0 | 1.5<br>3.0<br>4.0 | MHz | | Clock or Enable Rise and Fall Time | t <sub>THL</sub> , t <sub>TLH</sub> | 5.0<br>10<br>15 | -<br>-<br>- | -<br>-<br>- | 15<br>5<br>4 | μs | | Enable Pulse Width | t <sub>WH(E)</sub> | 5.0<br>10<br>15 | 440<br>200<br>140 | 220<br>100<br>70 | -<br>-<br>- | ns | | Reset Pulse Width | t <sub>WH(R)</sub> | 5.0<br>10<br>15 | 280<br>120<br>90 | 125<br>55<br>40 | -<br>-<br>- | ns | | Reset Removal Time | t <sub>rem</sub> | 5.0<br>10<br>15 | - 5<br>15<br>20 | - 45<br>- 15<br>- 5 | -<br>-<br>- | ns | <sup>6.</sup> The formulas given are for the typical characteristics only at 25°C. 7. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. Figure 1. Power Dissipation Test Circuit and Waveform Figure 2. Switching Time Test Circuit and Waveforms Figure 3. Timing Diagram Figure 4. Decade Counter (MC14518B) Logic Diagram (1/2 of Device Shown) Figure 5. Binary Counter (MC14520B) Logic Diagram (1/2 of Device Shown) SOIC-16 WB CASE 751G ISSUE E **DATE 08 OCT 2021** DETAIL A ## NOTES - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - CONTROLLING DIMENSION: MILLIMETERS - DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION. - DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS. - MAXIMUM MOLD PROTRUSION OR FLASH TO BE 0.15 PER SIDE. | | MILLIMETERS | | | | |-----|-------------|---------|--|--| | DIM | MIN. | MAX. | | | | Α | 2.35 | 2.65 | | | | A1 | 0.10 | 0.25 | | | | В | 0.35 | 0.49 | | | | С | 0.23 | 0.32 | | | | D | 10.15 | 10.45 | | | | E | 7.40 | 7.60 | | | | e | 1.27 | BSC BSC | | | | Н | 10.05 | 10.55 | | | | h | 0.53 REF | | | | | ١ | 0.50 | 0.90 | | | | М | 0* | 7* | | | ### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location WL = Wafer Lot YY = Year ww = Work Week = Pb-Free Package Electronic versions are uncontrolled except when accessed directly from the Document Repository. **DOCUMENT NUMBER:** 98ASB42567B Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. **DESCRIPTION:** SOIC-16 WB **PAGE 1 OF 1** onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. <sup>\*</sup>This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "=", may or may not be present. Some products may not follow the Generic Marking. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales