# ESD Protection Diode Ultra-Low Capacitance Micro-Packaged Diodes for ESD Protection ESD7241, SZESD7241

The ESD7241 is designed to protect voltage sensitive components that require ultra-low capacitance from ESD and transient voltage events. It has industry leading capacitance linearity over voltage making it ideal for RF applications. This capacitance linearity combined with the extremely small package and low insertion loss makes this part well suited for use in antenna line applications for wireless handsets and terminals.

#### Features

- Industry Leading Capacitance Linearity Over Voltage
- Ultra–Low Capacitance: < 1.0 pF Max
- Insertion Loss: 0.15 dB at 1 GHz; 0.60 dB at 3 GHz
- Low Leakage: < 0.5 μA
- Protection for the following IEC Standards:
  - ◆ IEC61000-4-2 (ESD): Level 4 ±28 kV Contact
  - ◆ IEC61000-4-4 (EFT): 40 A -5/50 ns
  - IEC61000-4-5 (Lightning): 2.5 A (8/20 μs)
- SZESD7241MXWT5G Wettable Flank Package for Optimal Automated Optical Inspection (AOI)
- SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q101 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen/BFR Free and RoHS Compliant

# Typical Applications

- RF Signal ESD Protection
- Near Field Communications
- USB 3.x Vbus Protection
- **MAXIMUM RATINGS** ( $T_A = 25^{\circ}C$  unless otherwise noted)

| Rating                                                                                                                                                          | Symbol                            | Value                          | Unit       |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------|------------|--|
| Peak Power Dissipation<br>8/20 Double Exponential Waveform                                                                                                      | P <sub>PK</sub>                   | 120                            | W          |  |
| IEC 61000-4-2 (ESD) (Note 1)                                                                                                                                    |                                   | ±28                            | kV         |  |
| Total Power Dissipation (Note 2) @ $T_A=25^{\circ}C$<br>Thermal Resistance, Junction-to-Ambient                                                                 | $P_D \\ R_{\theta J A}$           | 300<br>400                     | mW<br>°C/W |  |
| Junction and Storage Temperature Range                                                                                                                          | T <sub>J</sub> , T <sub>stg</sub> | –55 to<br>+150                 | °C         |  |
| Lead Solder Temperature – Maximum<br>(10 Second Duration)                                                                                                       | ΤL                                | 260                            | °C         |  |
| Human Body Model (HBM)<br>IEC 61000-4-2 Contact<br>ISO 10605 (330 pF / 330 Ω Contact)<br>ISO 10605 (330 pF / 2 kΩ Contact)<br>ISO 10605 (150 pF / 2 kΩ Contact) | ESD                               | ±8<br>±28<br>±29<br>±30<br>±30 | kV         |  |
| Maximum Peak Pulse Current 8/20 $\mu s$                                                                                                                         | I <sub>PP</sub>                   | 3                              | Α          |  |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Non-repetitive current pulse at  $T_A = 25^{\circ}C$ , per IEC61000-4-2 waveform.

2. Mounted with recommended minimum pad size, DC board FR-4



#### MARKING DIAGRAM



#### 0 2 M



= Specific Device Code







A = Specific Device Code

X2DFNW2

CASE 711BG

#### **ORDERING INFORMATION**

| Device          | Package              | Shipping <sup>†</sup> |
|-----------------|----------------------|-----------------------|
| ESD7241N2T5G    | X2DFN2<br>(Pb-Free)  | 8000 / Tape &<br>Reel |
| SZESD7241N2T5G  | X2DFN2<br>(Pb-Free)  | 8000 / Tape &<br>Reel |
| SZESD7241MXWT5G | X2DFNW2<br>(Pb-Free) | 8000 / Tape &<br>Reel |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

M = Date Code

#### **ELECTRICAL CHARACTERISTICS**

 $(T_A = 25^{\circ}C \text{ unless otherwise noted})$ 

| ( //             | ,                                                  |
|------------------|----------------------------------------------------|
| Symbol           | Parameter                                          |
| I <sub>PP</sub>  | Maximum Reverse Peak Pulse Current                 |
| V <sub>C</sub>   | Clamping Voltage @ I <sub>PP</sub>                 |
| V <sub>RWM</sub> | Working Peak Reverse Voltage                       |
| I <sub>R</sub>   | Maximum Reverse Leakage Current @ V <sub>RWM</sub> |
| V <sub>BR</sub>  | Breakdown Voltage @ I <sub>T</sub>                 |
| Ι <sub>Τ</sub>   | Test Current                                       |



\*See Application Note AND8308/D for detailed explanations of datasheet parameters.

| <b>ELECTRICAL CHARACTERISTICS</b> ( $T_A = 25^{\circ}C$ unless otherwise noted) |
|---------------------------------------------------------------------------------|
|---------------------------------------------------------------------------------|

| Symbol           | Parameter               | Condition                                                          | Min  | Тур          | Max        | Unit |
|------------------|-------------------------|--------------------------------------------------------------------|------|--------------|------------|------|
| V <sub>RWM</sub> | Reverse Working Voltage |                                                                    |      |              | 24         | V    |
| V <sub>BR</sub>  | Breakdown Voltage       | I <sub>T</sub> = 1 mA (Note 3)                                     | 24.3 | 25           | 28         | V    |
| I <sub>R</sub>   | Reverse Leakage Current | V <sub>RWM</sub> = 24 V                                            |      |              | 0.5        | μA   |
| V <sub>C</sub>   | Clamping Voltage TLP    | I <sub>PP</sub> = 8 A (Note 4)                                     |      | 38           |            | V    |
| V <sub>C</sub>   | Clamping Voltage TLP    | I <sub>PP</sub> = 16 A (Note 4)                                    |      | 48           |            | V    |
| CJ               | Junction Capacitance    | V <sub>R</sub> = 0 V, f = 1 MHz<br>V <sub>R</sub> = 0 V, f = 1 GHz |      |              | 1.0<br>0.7 | pF   |
| R <sub>DYN</sub> | Dynamic Resistance      | TLP Pulse                                                          |      | 0.84         |            | Ω    |
| ١L               | Insertion Loss          | f = 1 GHz<br>f = 3 GHz                                             |      | 0.15<br>0.58 |            | dB   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

3. Breakdown voltage is tested from pin 1 to 2 and pin 2 to 1.

4. ANSI/ESD STM5.5.1 – Electrostatic Discharge Sensitivity Testing using Transmission Line Pulse (TLP) Model. TLP conditions:  $Z_0 = 50 \Omega$ ,  $t_p = 100$  ns,  $t_r = 4$  ns, averaging window;  $t_1 = 30$  ns to  $t_2 = 60$  ns.

## ESD7241, SZESD7241

### **TYPICAL CHARACTERISTICS**



## ESD7241, SZESD7241

#### **TYPICAL CHARACTERISTICS**





## ESD7241, SZESD7241

### IEC 61000-4-2 Spec.

| Level | Test Volt-<br>age (kV) | First Peak<br>Current<br>(A) | Current at<br>30 ns (A) | Current at<br>60 ns (A) |
|-------|------------------------|------------------------------|-------------------------|-------------------------|
| 1     | 2                      | 7.5                          | 4                       | 2                       |
| 2     | 4                      | 15                           | 8                       | 4                       |
| 3     | 6                      | 22.5                         | 12                      | 6                       |
| 4     | 8                      | 30                           | 16                      | 8                       |



Figure 13. IEC61000-4-2 Spec



Figure 14. Diagram of ESD Clamping Voltage Test Setup

#### The following is taken from Application Note AND8308/D – Interpretation of Datasheet Parameters for ESD Devices.

#### **ESD Voltage Clamping**

For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000–4–2 waveform. Since the IEC61000–4–2 was written as a pass/fail spec for larger

systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. ON Semiconductor has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how ON Semiconductor creates these screenshots and how to interpret them please refer to AND8307/D.

### Transmission Line Pulse (TLP) Measurement

Transmission Line Pulse (TLP) provides current versus voltage (I–V) curves in which each data point is obtained from a 100 ns long rectangular pulse from a charged transmission line. A simplified schematic of a typical TLP system is shown in Figure 15. TLP I–V curves of ESD protection devices accurately demonstrate the product's ESD capability because the 10s of amps current levels and under 100 ns time scale match those of an ESD event. This is illustrated in Figure 16 where an 8 kV IEC 61000–4–2 current waveform is compared with TLP current pulses at 8 A and 16 A. A TLP I–V curve shows the voltage at which the device turns on as well as how well the device clamps voltage over a range of current levels.



Figure 15. Simplified Schematic of a Typical TLP System



Figure 16. Comparison Between 8 kV IEC 61000-4-2 and 8 A and 16 A TLP Waveforms

# onsemi



| DOCUMENT NUMBER: | 98AON15241G Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |             |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|
| DESCRIPTION:     | X2DFNW2 1.00x0.60x0.37, 0.65P                                                                                                                                                               |  | PAGE 1 OF 1 |
|                  |                                                                                                                                                                                             |  |             |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights of others.

#### MECHANICAL CASE OUTLINE PACKAGE DIMENSIONS

# onsemí



#### GENERIC MARKING DIAGRAM\*



- XX = Specific Device Code M = Date Code
- \*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot " ■", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON98172F Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |             |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|
| DESCRIPTION:     | X2DFN2 1.00x0.60x0.37, 0.65P                                                                                                                                                                    |  | PAGE 1 OF 1 |
|                  |                                                                                                                                                                                                 |  |             |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

#### DATE 21 FEB 2024

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING CONFORM TO ASME Y14.5-2018.
- 2. ALL DIMENSION ARE IN MILLIMETERS.
- 3. EXPOSED COPPER ALLOWED AS SHOW.

| DIM | MILLIMETERS |      |       |  |
|-----|-------------|------|-------|--|
|     | MIN.        | NOM. | MAX.  |  |
| A   | 0.34        | 0.37 | 0.40  |  |
| A1  |             | 0.03 | 0.050 |  |
| b   | 0.20        | 0.25 | 0.30  |  |
| D   | 0.95        | 1.00 | 1.05  |  |
| E   | 0.55        | 0.60 | 0.65  |  |
| е   | 0.65 BSC    |      |       |  |
| L   | 0.45        | 0.50 | 0.55  |  |



#### RECOMMENDED MOUNTING FOOTPRINT\*

\* FOR ADDITIONAL INFORMATION ON OUR Pb-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>